Claims
- 1. A segment driving circuit of a liquid crystal display panel, for effecting a displaying operation by selectively driving a group of common electrodes and a group of segment electrodes of the liquid crystal display panel, the segment driving circuit comprising:
- a display memory for storing display data displayed on said liquid crystal display panel, locations of said display memory being specified by both an X address indicating an address in an X direction of the display panel and a Y address indicating an address in a Y direction of the display panel;
- an address data memory including:
- a write-in address register for storing write-in address data including an X address data and a Y address data for said display memory: and
- a readout address register of smaller stgrage capacity than said write-in address register, for storing readout address data including only said Y address data;
- a data write-in circuit for writing data into said display memory according to the X and Y address data stored in said write-in address register;
- a data readout circuit for reading out display data of one line for one common electrode to be supplied to said segment electrode group at one time from said display memory according to the Y address data stored in said smaller storage capacity readout address register;
- a bus for transferring the display data of one line read out from said display memory in a parallel form;
- a segment data memory connected to said bus, for storing display data of one line read out by said data readout circuit; and
- a segment signal generation circuit for driving said segment electrode group according to the display data stored in said segment data memory.
- 2. The circuit according to claim 1, further comprising means for incrementing the Y address data stored in said readout address register in synchronism with a common signal at the time of readout of display data.
- 3. The circuit according to claim 1, further comprising receiving means for receiving address data and display data supplied from outside of said segment driving circuit.
- 4. The circuit according to claim 3, wherein:
- said segment driving circuit is connected to an external control device via a data bus; and
- the address data and display data are supplied via said data bus in a time-sharing manner.
- 5. The circuit according to claim 1, wherein said segment data memory includes a group of latch circuits for storing the display data of one line.
- 6. The circuit according to claim 5, further comprising:
- selection means for selecting one latch circuit from said aroup of latch circuits; and
- combining means for extracting data from the latch circuit selected by said selection means, for combining the extracted data with other data, and for storing combined data into the same selected latch circuit.
- 7. The circuit according to claim 6, wherein said selection means includes a decoder for decoding address data supplied from outside of said segment driving circuit, and wherein an output of said decoder selects one of the latch circuits from said group of latch circuits.
- 8. The circuit according to claim 1, wherein said display panel comprises a dot matrix type display panel.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-111829 |
May 1993 |
JPX |
|
5-111830 |
May 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/238,254, filed May 4, 1994, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0513551 A3 |
Nov 1992 |
EPX |
2255668 |
Nov 1992 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
238254 |
May 1994 |
|