This application claims the priority benefit of China application serial no. 201721364776.7, filed on Oct. 23, 2017. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The invention is directed to a display mother panel and a display panel and more particularly, to a display mother panel and a display panel having a plurality of spacers in a non-display region and a peripheral region.
In recent years, as electronic apparatuses have been developed toward a trend of miniaturization, display panels also have to be light and thin for satisfying demands for portability of terminal products. As for current techniques, in order to save cost and to integrate manufacturing processes, a large-size display mother panel is first manufactured. The large-size display mother panel includes, for example, a plurality of display panel units manufactured on a large-size substrate, and the display mother panel are cut, such that the display panel units are split into a plurality of independent display panels.
When the display mother panel are cut into the display panels, a region near to where the display mother panel is cut is subject to factors, such as a force (e.g., a cutting stress) or poor flatness of the substrate, such that issues such as tilting edges and peeling-off at corners may occur to the region close to where the display mother panel is cut on the substrate, which would lead to poor appearance of the display panels unevenness of cell gaps of an overall display medium and then, lead to a phenomenon, for example, a defect of chromatic aberration appearing to peripheral regions of the display panels at the product end. Specially, such phenomenon may be worsened to miniaturized display panels.
The invention provides a display mother panel having preferable structure reliability and display quality.
The invention provides a display panel having preferable evenness of cell gaps of a display medium.
A display mother panel of the invention includes a first motherboard, a second motherboard, a plurality of sealant structures and a plurality of spacers. The second motherboard is stacked over the first motherboard. The sealant structures are disposed between the first motherboard and the second motherboard. An area surrounded by each of the sealant structures includes a display region and a non-display region surrounding the display region, and a peripheral region is between two sealant structures. The spacers are disposed on a lower surface of the second motherboard which is relatively close to the first motherboard and at least located in the non-display region and the peripheral region.
In an embodiment of the invention, the display mother panel further includes a black matrix (BM) layer, an over coat (OC) layer and a color filter (CF) layer. The BM layer is disposed on the lower surface of the second motherboard. The OC layer is disposed between the BM layer and the spacers. The BM layer and the OC layer are located in the display region, the non-display region and the peripheral region. The CF layer is disposed between the BM layer and the OC layer and at least located in the display region.
In an embodiment of the invention, each of the spacers includes a main spacer and a sub spacer with a space from the main spacer, wherein the main spacer has a first height protruding from the second motherboard toward one side of the first motherboard, the sub spacer has a second height protruding from the second motherboard toward the one side of the first motherboard, and the first height is greater than the second height.
In an embodiment of the invention, the display mother panel further includes a first CF layer located in the non-display region and the peripheral region, the sub spacer includes a first sub spacer and a second sub spacer, and the first sub spacer is disposed corresponding to the first CF layer, wherein a first vertical distance is between an end of the main spacer and an upper surface of the first motherboard which is relatively close to the second motherboard, a second vertical distance is between an end of the first sub spacer and the upper surface, a third vertical distance between an end of the second sub spacer and the upper surface, the first vertical distance is less than the second vertical distance, and the second vertical distance is less than the third vertical distance.
In an embodiment of the invention, the display mother panel further comprises a pad layer located on the upper surface of the first motherboard in the non-display region and the peripheral region, the sub spacer includes a first sub spacer and a second sub spacer, and the first sub spacer is disposed corresponding and opposite to the pad layer wherein a first vertical distance is between an end of the main spacer and the upper surface of the first motherboard which is relatively close to the second motherboard, a second vertical distance is between an end of the first sub spacer and the pad layer, a third vertical distance is between an end of the second sub spacer and the upper surface, the first vertical distance is less than the second vertical distance, and the second vertical distance is less than the third vertical distance.
A display panel of the invention includes a first substrate, a second substrate, a sealant structure and a plurality of spacers. The second substrate is disposed opposite to the first substrate. The sealant structure is disposed between the first substrate and the second substrate. An area surrounded by the sealant structure comprises a display region and a non-display region surrounding the display region, and a region outside the area surrounded by the sealant structure is a peripheral region. The spacers are disposed on a lower surface of the second substrate which is relatively close to the first substrate and at least located in the non-display region and the peripheral region.
In an embodiment of the invention, the display panel further includes a BM layer, an OC layer and a CF layer. The BM layer is disposed on the lower surface of the second substrate The OC layer is disposed between the BM layer and the spacers, wherein the BM layer and the OC layer are located in the display region, the non-display region and the peripheral region. The CF layer is disposed between the BM layer and the OC layer and at least located in the display region.
In an embodiment of the invention, each of the spacers includes a main spacer and a sub spacer disposed with a space from each main spacer, wherein the main spacer has a first height protruding from the second substrate toward one side of the first substrate, the sub spacer has a second height protruding from the second substrate toward the one side of the first substrate, and the first height is greater than the second height.
In an embodiment of the invention, the display panel further includes a first CF layer located in the non-display region and the peripheral region, the sub spacer includes a first sub spacer and a second sub spacer, the first sub spacer is disposed corresponding to the first CF layer, wherein a first vertical distance is between an end of the main spacer and an upper surface of the first substrate which is relatively close to the second substrate, a second vertical distance is between and an end of the first sub spacer and the upper surface, a third vertical distance is between an end of the second sub spacer and the upper surface, the first vertical distance is less than the second vertical distance, and the second vertical distance is less than the third vertical distance.
In an embodiment of the invention, the display panel further includes a pad layer located on the upper surface of the first substrate in the non-display region and the peripheral region, the sub spacers includes a first sub spacer and a second sub spacer, and the first sub spacer is disposed corresponding and opposite to the pad layer, wherein a first vertical distance is between an end of the main spacer and the upper surface of the first substrate which is relatively close to the second substrate, a second vertical distance is between an end of the first sub spacer and the pad layer, a third vertical distance is between an end of the second sub spacer and the upper surface, the first vertical distance is less than the second vertical distance, and the second vertical distance is less than the third vertical distance.
Based on the above, the display mother panel includes the spacers disposed on the lower surface of the second motherboard which is relatively close to the first motherboard and at least located in the non-display region and the peripheral region. In this way, the region near where the first motherboard and the second motherboard of the display mother panel are cut can be prevented from phenomena such as tilting edges and peeling-off at corners generated by the stress during cutting, and evenness of cell gaps of the display medium between the first substrate and the second substrate of each cut display panel can be maintained, which contributes to preferable structure reliability and display quality for the display panels of terminal products.
First, referring to
Specifically, the first motherboard 11 and the second motherboard 12 are disposed opposite to each other. The first motherboard 11 and the second motherboard 12 may include rigid substrates or flexible substrates and may be made of, for example, glass, quartz, an organic polymer, a non-transparent/reflective material (e.g., wafer or ceramic) or other materials adaptive for bearing elements. The sealant structures 130 are located between the first motherboard 11 and the second motherboard 12, such that the first motherboard 11 and the second motherboard 12 are adhered to each other, and the first motherboard 11 and the second motherboard 12 are supported by the sealant structures 130 therebetween. A material of the sealant structures 130 may include, for example, a photo-curable material, thermosetting material or other adaptive curable materials, and is capable of providing preferable bonding capacity and reliability between the first motherboard 11 and the second motherboard 12 and preventing a display medium between the first motherboard 11 and the second motherboard 12 from being polluted. A top-view contour of each of the sealant structures 130 presents a ring shape. An area surrounded by each of the sealant structures 130 may be divided into a display region 102 and a non-display region 104 surrounding the display region 102, and a peripheral region 106 is between two adjacent sealant structures 130.
The spacers 140A are at least located in the non-display region 104 and the peripheral region 106, and a portion of the spacers 140A may be further located in the display region 102. Taking the present embodiment for example, each of the spacers 140A includes a main spacer 142 and a sub spacer 144 disposed with a space from each other. The main spacers 142 may be located in the display region 102, the non-display region 104 and the peripheral region 106, and the sub spacers 144 may be located in the display region 102 and the non-display region 104, but the invention is not limited thereto. In other embodiments, a portion of the sub spacers 144 may be disposed in the peripheral region 106. The main spacer 142 has a first height H1 protruding from the second motherboard 12 toward one side of the first motherboard 11, the sub spacer 144 has a second height H2 protruding from the second motherboard 12 toward the one side of the first motherboard 11, and the first height H1 is greater than the second height H2. In other words, the main spacer 142 and the sub spacer 144 are differentiated from each other according to the heights of the spacers. In this case, a material of the spacers 140A may include, for example, polymer material such as a positive photoresist material or a negative photoresist material, but the invention is not limited thereto.
In the present embodiment, the main spacers 142 located in the display region 102, the non-display region 104 and the peripheral region 106 have the same height and are made of the same material, the sub spacers 144 located in the display region 102, and the non-display region 104 and the peripheral region 106 have the same height and are made of the same material. Thus, all the spacers 140A may be manufactured by adopting the same manufacturing steps, without region-divisionally adopting different manufacturing steps. Further, the main spacers 142 and/or the sub spacers 144 located in the display region 102, the non-display region 104 and the peripheral region 106 in a condition that no force is applied thereto may not contact the first motherboard 11. When the display mother panel 10A is pressed, the spacers 140A are capable of adaptively buffering and maintaining a spacing distance between the first motherboard 11 and the second motherboard 12.
Continuing to refer to
As the CF layer 170 is between the spacers 140A in the display region 102 and the second motherboard 12, but not be between the spacers 140A located in the non-display region 104 and the second motherboard 12 and not be between the spacers 140A located in the peripheral region 106 and the second motherboard 12, the OC layer 160 may have a surface with slightly different heights in the display region 102 and in the non-display region 104 and the peripheral region 106. The different heights vary with a thickness of the CF layer 170 disposed above the second motherboard 12. In this circumstance, an end of the main spacer 142 located in the display region 102 may be closer to the first motherboard 11 than an end of the main spacer 142 located in the non-display region 104. However, in other embodiments which are not shown, the OC layer 160 may also increase flatness of an overall surface of a color filter substrate.
Then, referring to
To be detailed, when a force is applied along the predetermined cutting line C in the peripheral region 106 of the display mother panel 10A to cut the first motherboard 11 and the second motherboard 12, the first motherboard 11 and the second motherboard 12, due to a cutting stress, are deformed, e.g., bent, when being cut. In this circumstance, a buffering effect is provided, such that a bending and deformation degree of the first motherboard 11 and the second motherboard 12 is restricted. Thus, after the first motherboard 11 and the second motherboard 12 are cut into the first substrates 110 and the second substrates 120, phenomena, such as tilting edges and peeling-off at corners, may be prevented from occurring to the first substrates 110 and the second substrates 120 near the sealant structures 130, which contributes to increasing process yield of the display panels 100. Furthermore, each of the spacers 140A in the non-display region 104 includes a main spacer 142 and a sub spacer 144 with different heights for providing multi-section buffering.
When the cutting stress (which is not shown) is applied to the display mother panel 10A along the predetermined cutting line C to cut the first motherboard 11 and the second motherboard 12, the first motherboard 11 and the second motherboard 12 get close toward each other by the cutting stress. In this circumstance, the main spacer 142 located in the non-display region 104, due to having a greater height, contacts the upper surface S2 of the first motherboard 11 prior to the sub spacer 144. When the cutting stress continues to be applied, the main spacer 142 is pressed, which causes the sub spacer 144 to contact the upper surface S2 of the first motherboard 11. In this way, the main spacer 142 and the sub spacer 144 provided by the present embodiment, due to having different heights from each other, capable of providing multi-section buffering between the first motherboard 11 and the second motherboard 12 when the display mother panel 10A is cut.
Continuing to refer to
In this case, the first substrate 110 cut from the first motherboard 11 may serve as an active array substrate, on which a plurality of elements, such as thin film transistors (TFTs) and signal lines, respectively distributed in an array may be disposed. The first substrate 110 is configured to electrically drive the display medium 180 (as illustrated in
In
It should be noted that, in the embodiment described below, element labels and portions of the previous embodiments are referenced hereafter, and the same or similar elements are indicated by the same or similar reference labels. The descriptions of the same technical details are therefore not repeated here. The parts omitted from description may be referenced from the afore-described embodiments and are not repeated in the embodiment below.
In the present embodiment, the OC layer 260 covers the CF layer 270, and the OC layer 260 undulate along with the CF layer 270. Thus, a first vertical distance G1 is between an end E1 of the main spacer 142 and an upper surface S2 of the first motherboard 11 which is relative close to the second motherboard 12, a second vertical distance G2 is between an end E2 of the first sub spacer 244a and the upper surface S2, and a third vertical distance G3 is between an end E3 of the second sub spacer 244b and the upper surface S2. The first vertical distance G1 is less than the second vertical distance G2, and the second vertical distance G2 is less than the third vertical distance G3. Thus, when the step of cutting along the predetermined cutting line C is performed to cut the display mother panel 20A into display panels 200A, the main spacers 142, the first sub spacers 244a and the second sub spacers 244b may be capable of providing multi-section buffering, thereby preventing issues, such as collapse at edges or corners and unevenness of cell gaps from occurring to the display panel 200A.
Specifically, regarding the spacers 240 of the display mother panel 20B in the non-display region 104 of the present embodiment, the main spacer 142, the third sub spacer 244c, the first sub spacer 244a and the second sub spacer 244b are sequentially disposed in a direction from the sealant structure 130 toward the display region 102, and distances respectively from the end E1 of the main spacer 142, the end E4 of the third sub spacer 244c, the end E2 of the first sub spacer 244a and the end E3 of the second sub spacer 244b to the upper surface S2 of the first motherboard 11 are gradually increased, such that the display mother panel 20B, when being cut into the display panels 200B along the predetermined cutting line C, may achieve a preferable buffering effect, thereby preventing issues, such as collapse at edges or corners and unevenness of cell gaps from occurring to the display panels 200B.
In the present embodiment, the pad layer 290 contacts the upper surface S2 of the first motherboard 11, and the main spacer 142, the first sub spacer 244a and the second sub spacer 244b are located on one side of the second motherboard 12 which is relatively close to the first motherboard 11 in the non-display region 104. The main spacer 142 and the first sub spacer 244a are located on one side of the second motherboard 12 which is relatively close to the first motherboard 11 in the peripheral region 106. The first sub spacer 244a and the second sub spacer 244b have the same height, and the first sub spacer 244a is disposed corresponding to the pad layer 290, such that the first sub spacers 244a and the second sub spacers 244b, when being pressed, have different buffering effects, thereby preventing issues, such as collapse at edges or corners and unevenness of cell gaps from occurring to the display panel 200C, when being cut into the display panels 200C along the predetermined cutting line C. In this case, a material of the pad layer 290 may include, for example, metal, alloy or other adaptive conductive materials, but the invention is not limited thereto.
It should be noted that besides the applications and the modifications of the embodiment described above, in other embodiments which are not shown, persons skilled in the art may also adaptively and alternatively use the aforementioned elements, such as the BM layer, the CF layer, the OC layer and the pad layer to achieve more aspects of the height difference and the buffering effects of the spacers in the non-display region and the peripheral region.
In addition, although in the embodiments described above, the sub spacers 144 and 244, the first sub spacers 244a, the second sub spacers 244b and/or the third sub spacers 244c have the same vertical height, but two ends of each of the sub spacers 144 and 244 contact different materials, the first sub spacer 244a, the second sub spacer 244b and the third sub spacer 244c, when being pressed by a force (e.g., the cutting stress) have different buffering effects, and the display mother panels 10A, 10B, 10C, 20A, 20B and 20C, when being pressed by the cutting stress, are capable of multi-section buffering, thereby preventing an issue of peripheral chromatic aberration resulted from unevenness of cell gaps of the display panels 100, 200A, 200B and 200C from occurring to the display panels 100, 200A, 200B and 200C.
In light of the foregoing, the display mother panel and the display panel of the invention includes the spacers located in the non-display region and the peripheral region. In this way, the phenomena, such as tilting edges and collapse at corners can be prevented from occurring to the region near where the first motherboard and the second motherboard of the display mother panel are cut, and evenness of cell gaps of the display medium between the first substrate and the second substrate of each cut display panel can be maintained, which contributes to preferable structure reliability and display quality for the display panels of terminal products.
Number | Date | Country | Kind |
---|---|---|---|
201721364776.7 | Oct 2017 | CN | national |