The present disclosure relates to the technical field of display, and in particular, relates to a display panel and a method for controlling the same, and a display device.
In recent years, large-size top-emission transparent organic light-emitting diode (OLED) display panels have become one of research hotspots due to advantages such as a large aperture Ratio and a clear image quality.
A display panel and a method for controlling the same, and a display device are provided. The technical solutions are as follows.
In some embodiments of the present disclosure, a display panel is provided. The display panel includes:
a substrate, and a plurality of pixels on the substrate; wherein
at least one of the plurality of pixels includes a plurality of sets of sub-pixels, at least one set of the plurality of sets of sub-pixels including a plurality of sub-pixels of a same color, wherein each of the plurality of sub-pixels includes:
a drive circuit, coupled to a first control line, a data line, a first power line, and a first node, and configured to control on or off between the first power line and the first node based on a first control signal supplied by the first control line and a data signal supplied by the data line and to control a potential of the first node based on the data signal and a first power signal supplied by the first power line;
a compensation circuit, coupled to a second control line, a sensing line, and the first node, and configured to control on or off between the sensing line and the first node based on a second control signal supplied by the second control line;
a light-emitting element, coupled to the first node and a second power line, and configured to emit light based on the potential of the first node and a second power signal supplied by the second power line; and
a shielding circuit, connected in series to any light-emitting channel, and configured to switch off the light-emitting channel in response to a dark spot of the light-emitting element, wherein the light-emitting channel includes a first light-emitting channel and a second light-emitting channel, wherein the first light-emitting channel includes a channel over which the first power line is coupled to the light-emitting element, and the second light-emitting channel includes a channel over which the sensing line is coupled to the light-emitting element.
In some embodiments, the drive circuit includes:
a data write sub-circuit, coupled to the first control line, the data line, and a second node, and configured to control on or off between the data line and the second node based on the first control signal supplied by the first control line;
a drive sub-circuit, coupled to the second node, the first power line, and the first node, and configured to control on or off between the first power line and the first node based on a potential of the second node and to control the potential of the first node based on the potential of the second node and the first power signal; and
an adjustment sub-circuit, coupled to the second node and the first node, and configured to adjust the potential of one of the second node and the first node based on the potential of the other of the second node and the first node;
wherein the first light-emitting channel further includes the drive sub-circuit.
In some embodiments, the shielding circuit is connected in series between the first power line and the drive sub-circuit.
In some embodiments, the data write sub-circuit includes: a data write transistor, the drive sub-circuit includes a drive transistor, the adjustment sub-circuit includes a storage capacitor, and the compensation circuit includes a compensation transistor, wherein
a control electrode of the data write transistor is coupled to the first control line, a first electrode of the data write transistor is coupled to the data line, and a second electrode of the data write transistor is coupled to the second node;
a control electrode of the drive transistor is coupled to the second node, a first electrode of the drive transistor is coupled to one terminal of the shielding circuit, the other terminal of the shielding circuit is coupled to the first power line, and a second electrode of the drive transistor is coupled to the first node;
one terminal of the storage capacitor is coupled to the first node, and the other terminal of the storage capacitor is coupled to the second node; and
a gate electrode of the compensation transistor is coupled to the second control line, a first electrode of the compensation transistor is coupled to the sensing line, and a second electrode of the compensation transistor is coupled to the first node.
In some embodiments, the second light-emitting channel further includes the compensation circuit, wherein the shielding circuit is connected in series between the light-emitting element and the compensation circuit.
In some embodiments, the data write sub-circuit includes: a data write transistor, the drive sub-circuit includes a drive transistor, the adjustment sub-circuit includes a storage capacitor, and the compensation circuit includes a compensation transistor, wherein
a control electrode of the data write transistor is coupled to the first control line, a first electrode of the data write transistor is coupled to the data line, and a second electrode of the data write transistor is coupled to the second node;
a control electrode of the drive transistor is coupled to the second node, a first electrode of the drive transistor is coupled to the first power line, and a second electrode of the drive transistor is coupled to the first node;
one terminal of the storage capacitor is coupled to the first node, and the other terminal of the storage capacitor is coupled to the second node; and
a control electrode of the compensation transistor is coupled to the second control line, a first electrode of the compensation transistor is coupled to the sensing line, a second electrode of the compensation transistor is coupled to one terminal of the shielding circuit, and the other terminal of the shielding circuit is coupled to the first node.
In some embodiments, the shielding circuit includes a shielding resistor.
In some embodiments, in a direction parallel to a bearing face of the substrate, at least one terminal of the shielding resistor includes a rib structure, wherein a recess indented towards a side of the shielding resistor in a direction perpendicular to the substrate is formed in the rib structure.
In some embodiments, in the direction parallel to the bearing face of the substrate, the shielding resistor includes a first structure and a second structure, wherein
a distance between a side, away from the substrate, of the second structure and the substrate is greater than a distance between a side, away from the substrate, of the first structure and the substrate.
In some embodiments, the first structure is disposed on two sides of the second structure, and is configured to connect the second structure in series to any light-emitting channel; and
the first structure includes the rib structure, and a recess indented towards a center of the first structure is formed in each of two sides of the first structure in the direction parallel to the bearing face of the substrate.
In some embodiments, the first structure includes a plurality of first film layers sequentially laminated in a direction away from the substrate, and the second structure includes a plurality of second film layers sequentially laminated in the direction away from the substrate, wherein at least one of the plurality of first film layers and the plurality of second film layers is disposed on a same layer as a film layer in each of the plurality of sub-pixels.
In some embodiments, each of the plurality of sub-pixels includes a gate metal layer, a source-drain metal layer, a planarization layer, an anode layer, a pixel definition layer, a light-emitting layer, and a cathode layer that are sequentially laminated in the direction away from the substrate, wherein the cathode layer and the anode layer are both made of a transparent material;
the first structure includes five first film layers, wherein a first first film layer and a third first film layer are made of a same material as the anode layer, a second first film layer is made of a same material as the gate metal layer, a fourth first film layer is disposed on a same layer as the light-emitting layer, and a fifth first film layer is disposed on a same layer as the cathode layer; and the first structure is lapped with the source-drain metal layer through a connection hole; and
the second structure includes three second film layers, wherein a first second film layer is disposed on a same layer as the planarization layer, a second second film layer is disposed on a same layer as the light-emitting layer, and a third second film layer is disposed on a same layer as the cathode layer.
In some embodiments, the plurality of pixels are arranged in an array, and the plurality of sub-pixels in each two adjacent sets of the plurality of sets of sub-pixels are arranged alternately in a pixel column direction.
In some embodiments of the present disclosure, a method for controlling a display panel is provided. The method is applicable to the display panel in any above embodiments, and in the display panel, a shielding circuit in each of a plurality of sub-pixels is connected in series to a first light-emitting channel over which a first power line is coupled to a light-emitting element. The method includes:
in response to determining that a dark spot does not occur in the display panel, supplying a first power signal at a first potential to the first power line, and supplying a second power signal at a second potential to a second power line; or
in response to determining that a dark spot occurs in the display panel, supplying a first power signal at a second potential to the first power line, supplying a second power signal at a first potential to a second power line,
supplying a first control signal at the first potential to a first control line, supplying a second control signal at the second potential to a second control line, and supplying a data signal at the first potential to a data line, wherein a drive circuit controls, based on the first control signal and the data signal, the first power line to be connected to a first node, and a compensation circuit controls, based on the second control signal, a sensing line to be disconnected from the first node.
In some embodiments of the present disclosure, a method for controlling a display panel is provided. The method is applicable to the display panel in any above embodiments, and in the display panel, a shielding circuit in each of a plurality of sub-pixels is connected in series to a first light-emitting channel over which a sensing line is coupled to a light-emitting element; the method including:
in response to determining that a dark spot does not occur in the display panel, supplying a first power signal at a first potential to a first power line, and supplying a second power signal at a second potential to a second power line; or
in response to determining that a dark spot occurs in the display panel, supplying a first power signal at a second potential to a first power line, supplying a second power signal at a first potential to a second power line,
supplying a sensing signal at the second potential to the sensing line, sequentially supplying a first control signal at the first potential and a first control signal at the second potential to a first control line, supplying a second control signal at the first potential to a second control line, and supplying a data signal at the second potential to a data line, wherein a drive circuit controls, based on the first control signal and the data signal, the first power line to be disconnected from a first node, and a compensation circuit controls, based on the second control signal, the sensing line to be connected to the first node.
In some embodiments of the present disclosure, a display device is provided. The display device includes: a power supply assembly, and the display panel in any above embodiments; wherein
the power supply assembly is coupled to the display panel and is configured to supply power to the display panel.
For clearer description of the technical solutions according to the embodiments of the present disclosure, the following briefly introduces the accompanying drawings required for describing the embodiments. Apparently, the accompanying drawings in the following description show merely some embodiments of the present disclosure, and persons of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
For clearer descriptions of the objects, technical solutions, and advantages of the present disclosure, the embodiments of the present disclosure are described in detail hereinafter in combination with the accompanying drawings.
It should be noted that transistors in all embodiments of the present disclosure can be thin-film transistors, field-effect transistors, or other devices with similar characteristics. According to the roles in the circuit, the transistors in the embodiments of the present disclosure are mainly switch transistors. As a source electrode and a drain electrode of the switch transistor used herein are symmetrical, the source electrode and the drain electrode are exchangeable. In the embodiments of the present disclosure, the source electrode is referred to as a first electrode, and the drain electrode is referred to as a second electrode. According to the shape in the drawings, a middle terminal of the transistor is specified as a control electrode, which is also referred to as a gate electrode, a signal input terminal is the source electrode, and the signal output terminal is the drain electrode. In addition, the switch transistor in the embodiments of the present disclosure includes a P-type switch transistor or an N-type switch transistor. The P-type switch transistor is turned on in the case that the gate electrode is at a low level and turned off in the case that the gate electrode is at a high level, and the N-type switch transistor is turned on in the case that the gate electrode is at a high level and turned off in the case that the gate electrode is at a low level. In addition, a plurality of signals in the embodiments of the present disclosure correspond to a first potential and a second potential. The first potential and the second potential only represent that the potential of the signal has two state, and do not represent that the first potential or the second potential herein has a specific value.
Currently, the transparent OLED display panel generally includes a substrate and a plurality of pixels on the substrate. Each of the plurality of pixels includes a plurality of sub-pixels. In generally, each of the plurality of pixels includes three sub-pixels, that is, a red sub-pixel, a blue sub-pixel, and a green sub-pixel. Each of the plurality of sub-pixels includes a pixel circuit and an OLED light-emitting element. The pixel circuit is configured to drive the OLED light-emitting element to emit light. In addition, the OLED light-emitting element includes an anode layer, a light-emitting layer, and a cathode layer that are sequentially laminated in a direction away from the substrate. The cathode layer is generally formed by a sputter process.
However, affected by the sputter process, the currently formed cathode layer is prone to abnormal problems such as particles, such that the cathode layer is directly connected to the anode layer. Thus, dark spots occur in the OLED light-emitting element, and a yield of a product is poor.
Currently, for the dark spot in the light-emitting element in the transparent display panel, aging timing is designed to cooperate with the pixel circuit of the current 3T1C two-gate structure (that is, including three transistors and a capacitor and coupled with two gate lines) to burn out the particle at the dark spot. However, tests show that the method may cause more dark spots remaining in the transparent display panel, such that the particle cannot be reliably burned out, and mass production conditions are not met. On this basis, the embodiments of the present disclosure provide a display panel. The display panel can be self-disconnected at more dark spots, shield a high current caused by the dark spots, and avoid the impact of the high current on the product reliability, such that the service life of the display panel is improved, and the mass production conditions are met.
At least one of the plurality of pixels 02 includes a plurality of sets of sub-pixels 02Z. At least one set of the plurality of sets of sub-pixels 02Z includes a plurality of sub-pixels 021 of a same color. In some embodiments, colors of sub-pixels 021 in various sets of sub-pixels 02Z in at least one of the plurality of pixels 02 are different.
For example, for two sets of sub-pixels 02Z in a pixel 02, a plurality of sub-pixels 021 in one of the two sets of sub-pixels 02Z are red sub-pixels, and a plurality of sub-pixels 021 in one of the two sets of sub-pixels 02Z are green sub-pixels. That is, the pixel 02 includes a plurality of red sub-pixels 021 and a plurality of green sub-pixels 021. In some embodiments, a pixel 02 includes at least two sets of sub-pixels 02Z in which colors of the sub-pixels 021 are the same.
In the currently traditional display panel, using the red sub-pixel 021 and the green sub-pixel 021 as an example, each pixel 02 generally includes a red sub-pixel 021 and a green sub-pixel 021. That is, concept of the set of sub-pixels 02Z is not required. Thus, it can be seen based on above description that a traditional sub-pixel 021 is segmented into a plurality of sub pixels 021 in the embodiments of the present disclosure by a sub-pixel segmentation method. In this way, a plurality of sub-pixels 021 of a same color in the pixel 02 are individually controlled to emit light. Furthermore, in the case that a sub-pixel 021 in the plurality of sub-pixels 021 of the same color cannot emit light normally due to a dark spot, the display grayscale is normal by controlling other sub-pixels 021 than the sub-pixel 021 that cannot emit light normally to reliably emit light, and thus the display effect of the display panel is great.
Based on
The drive circuit 0211 is coupled to a first control line Gate 1 (or referred to as a first gate line), a data line Data, a first power line VDD, and a first node S1, and configured to control on or off between the first power line VDD and the first node S1 based on a first control signal supplied by the first control line Gate 1 and a data signal supplied by the data line Data and to control a potential of the first node S1 based on the data signal and a first power signal supplied by the first power line VDD.
For example, in the case that the potential of the first control signal supplied by the first control line Gate 1 is the first potential, and the potential of the data signal supplied by the data line Data is the first potential, the drive circuit 0211 controls the first power line VDD to be connected to the first node S1. Furthermore, the drive circuit 0211 generates a drive signal based on the data signal at the first potential and the first power signal supplied by the first power line VDD and transmits the drive signal to the first node S1. In the case that the potential of the first control signal supplied by the first control line Gate 1 is the second potential, and/or the potential of the data signal supplied by the data line Data is the second potential, the drive circuit 0211 controls the first power line VDD to be disconnected from the first node S1.
In some embodiments of the present disclosure, the first potential is a valid potential, the second potential is an invalid potential, and the valid potential is a high potential relative to the invalid potential. In some embodiments, the valid potential is a low potential relative to the invalid potential.
The compensation circuit 0212 is coupled to a second control line Gate 2 (or referred to as a second gate line), a sensing line Sense, and the first node S1, and configured to control on or off between the sensing line Sense and the first node S1 based on a second control signal supplied by the second control line Gate 2.
For example, in the case that the potential of the second control signal supplied by the second control line Gate 2 is the first potential, the compensation circuit 0212 controls the sensing line Sense to be connected to the first node S1. In this case, the sensing line Sense transmits a sensing signal to the first node S1, or, the sensing line Sense acquires a potential of the first node S1. The sensing signal is generally for resetting the first node S1. The potential of the first node S1 acquired by the sensing line Sense is for a source drive circuit to compensate the data signal.
The light-emitting element 0213 is coupled to the first node S1 and a second power line VSS, and configured to emit light based on the potential of the first node S1 and a second power signal supplied by the second power line VSS.
For example, the light-emitting element 0213 emits light under a potential difference between the drive signal received by the first node S1 and the second power signal supplied by the second power line VSS.
In some embodiments, it can be seen referring to
As the drive signal is generated based on the first power signal supplied by the first power line VDD, in the case that the potential of the first power signal supplied by the first power line VDD is higher than the potential of the second power signal supplied by the second power line VSS, that is, the potential of the first power signal is the first potential and the potential of the second power signal is the second potential, the light-emitting element 0213 is loaded with a forward voltage and reliably emits light; and in the case that the potential of the first power signal is the second potential and the potential of the second power signal is the first potential, that is, the potential of the first power signal is lower than the potential of the second power signal, the light-emitting element 0213 is loaded with a reverse voltage. Similarly, in the case that the sensing line Sense transmits the sensing signal to the first node S1, the light-emitting element 0213 is loaded with a reverse voltage in the case that the potential of the sensing signal from the sensing line Sense to the first node S1 is the second potential and the potential of the second power signal is the first potential, that is, the potential of the sensing signal is lower than the potential of the second power signal. In other words, in the case that the potential of the first node S1 is lower than the potential of the second power signal, the light-emitting element 0213 is loaded with a reverse voltage.
The shielding circuit 0214 is connected in series to any light-emitting channel. In some embodiments of the present disclosure, the light-emitting channel includes the following first light-emitting channel and second light-emitting channel.
The first light-emitting channel includes a channel over which the first power line VDD is coupled to the light-emitting element 0213, that is, a channel over which the first power line VDD is coupled to the light-emitting element 0213 through the drive circuit 0211.
The second light-emitting channel includes a channel over which the sensing line Sense is coupled to the light-emitting element 0213, that is, a channel over which the sensing line Sense is coupled to the light-emitting element 0213 through the compensation circuit 0212.
For example, referring to
For example, referring to
In conjunction with
Furthermore, using the structure shown in
In summary, the embodiments of the present disclosure provide a display panel. At least one pixel in the display panel includes a plurality of sets of sub-pixels. At least one set of sub-pixels includes a plurality of sub-pixels of a same color, and each sub-pixel includes a drive circuit, a compensation circuit, a light-emitting element, and a shielding circuit. The drive circuit and the compensation circuit control the light-emitting element to emit light. The shielding circuit is connected in series to any of a plurality of light-emitting channels of the light-emitting element to switch off the light-emitting channel in response to a dark spot of the light-emitting element. As such, in conjunction with timing settings, the above circuits are used to reliably address the problem of dark spots in the display panel. Furthermore, in the case that the dark spot occurs in sub-pixels of one color in the pixel, sub pixels of the same other colors are driven to emit light, such that a great display effect is ensured. The product yield of the display panel according to the embodiments of the present disclosure is great.
In some embodiments,
In addition, in the four sets of sub-pixels 02Z in the above embodiments, colors of sub-pixels 021 in various sets of sub-pixels 02Z are different. Correspondingly, for the structure shown in
In some embodiments, using a set of sub-pixels 02Z including two red sub-pixels 021R in the structure shown in
The data write sub-circuit 02111 is coupled to the first control line Gate1, the data line Data, and a second node G1, and configured to control on or off between the data line Data and the second node G1 based on the first control signal supplied by the first control line Gate1.
For example, in the case that the potential of the first control signal supplied by the first control line Gate1 is the first potential, the data write sub-circuit 02111 controls the data line Data to be connected to the second node G1. In this case, the data line Data transmits the data signal to the second node G1. In addition, the data write sub-circuit 02111 controls the data line Data to be disconnected from the second node G1 in the case that the potential of the first control signal is the second potential.
The drive sub-circuit 02112 is coupled to the second node G1, the first power line VDD, and the first node S1, and configured to control on or off between the first power line VDD and the first node S1 based on a potential of the second node G1 and to control the potential of the first node S1 based on the potential of the second node G1 and the first power signal.
For example, in the case that the potential of the second node G1 is the first potential, the drive sub-circuit 02112 controls the first power line VDD to be connected to the first node S1, and then generates the drive signal based on the potential of the second node G1 and the first power signal supplied by the first power line VDD and transmits the drive signal to the first node S1. In addition, the drive sub-circuit 02112 controls the first power line VDD to be disconnected from the first node S1 in the case that the potential of the second node G1 is the second potential.
The adjustment sub-circuit 02113 is coupled to the second node G1 and the first node S1, and configured to adjust the potential of one of the second node G1 and the first node S1 based on the potential of the other of the second node G1 and the first node S1. For example, the adjustment sub-circuit 02113 adjusts the potential of the first node S1 and the potential of the second node G1 by coupling.
The first light-emitting channel further includes the drive sub-circuit 02112. That is, the first light-emitting channel is a channel over which the first power line VDD is coupled to the light-emitting element 0213 through the drive sub-circuit 02112. That is, in some embodiments, as shown in
For the structure shown in
In some embodiments, using the structure shown in
On the basis of the structure shown in
A control electrode of the data write transistor T1 is coupled to the first control line Gate1, a first electrode of the data write transistor T1 is coupled to the data line Data, and a second electrode of the data write transistor T1 is coupled to the second node G1.
A control electrode of the drive transistor T3 is coupled to the second node G1, a first electrode of the drive transistor T3 is coupled to one terminal of the shielding circuit 0214, the other terminal of the shielding circuit 0214 is coupled to the first power line VDD, and a second electrode of the drive transistor T3 is coupled to the first node S1.
One terminal of the storage capacitor C1 is coupled to the first node S1, and the other terminal of the storage capacitor C1 is coupled to the second node G1.
A gate electrode of the compensation transistor T2 is coupled to the second control line Gate2, a first electrode of the compensation transistor T2 is coupled to the sensing line Sense, and a second electrode of the compensation transistor T2 is coupled to the first node S1.
On the basis of the structure shown in
A control electrode of the data write transistor T1 is coupled to the first control line Gate1, a first electrode of the data write transistor T1 is coupled to the data line Data, and a second electrode of the data write transistor T1 is coupled to the second node G1.
A control electrode of the drive transistor T3 is coupled to the second node G1, a first electrode of the drive transistor T3 is coupled to the first power line VDD, and a second electrode of the drive transistor T3 is coupled to the first node S1.
One terminal of the storage capacitor C1 is coupled to the first node S1, and the other terminal of the storage capacitor C1 is coupled to the second node G1.
A gate electrode of the compensation transistor T2 is coupled to the second control line Gate2, a first electrode of the compensation transistor T2 is coupled to the sensing line Sense, and a second electrode of the compensation transistor T2 is coupled to one terminal of the shielding circuit 0214, the other terminal of the shielding circuit 0214 is coupled to the first node S1
It can be seen referring to the circuits in
It can be seen on this basis that for the structures shown in
In some embodiments, based on the above embodiments, the control electrode of the transistor is the gate electrode, the first electrode is the drain electrode, and the second electrode is the source electrode. On this basis, for the structure shown in
In some embodiments, the structures shown in
In some embodiments, using the pixel 02 shown in
It can be seen referring to
In addition, it can be seen referring to
In some embodiments, in conjunction with
It should be noted that for distinguishing two sub-pixels 021 in a set of sub-pixels 02Z, in
In some embodiments,
In some embodiments, it can be seen referring to
In some embodiments, it can be seen referring to
In some embodiments, it can be seen referring to
In some embodiments, it can be seen referring to
Illustratively, in the direction perpendicular to the substrate 01, a section of the first structure R11 including the rib structure is in an “I” shape shown in
In some embodiments, it can be seen referring to
In some embodiments, it can be seen referring to
Illustratively, in the shielding resistor R1 shown in
Illustratively, in the shielding resistor R1 shown in
In addition,
That is, in the embodiments of the present disclosure, two ends (that is, the first structure R11) of the shielding resistor R1 are formed by a rib process. In conjunction with
First, 1ITO is formed on a side away from the substrate 01 by a patterning process. Then, an aluminum alloy thin film and a 1ITO thin film that are sequentially laminated in a direction away from the 1ITO are formed on a side, away from the substrate 01, of the 1ITO by depositing, and are processed by a one patterning process to form a third first film layer and 2ITO. The whole process does not need additional mask plates and processes. The one patterning process includes photoresist coating, exposing, developing, etching, and photoresist removing, and other processes.
On the basis of the above process, it can be seen in conjunction with
It should be noted that being in the same layer refers to the layer structure formed by patterning a film layer that has a specific pattern and formed by a same film forming process by a one patterning process using a same mask. Depending on different specific patterns, the one patterning process includes several exposing processes, developing processes, or etching processes, and the specific pattern in the formed layer structure is continuous or discontinuous. That is, elements, parts, structures and/or portions in the “same layer” are made of a same material and are formed by a one patterning process. As such, the manufacturing process and manufacturing cost are saved, and the manufacturing efficiency is improved.
In summary, the embodiments of the present disclosure provide a display panel. At least one pixel in the display panel includes a plurality of sets of sub-pixels. At least one set of sub-pixels includes a plurality of sub-pixels of a same color, and each sub-pixel includes a drive circuit, a compensation circuit, a light-emitting element, and a shielding circuit. The drive circuit and the compensation circuit control the light-emitting element to emit light. The shielding circuit is connected in series to any of a plurality of light-emitting channels of the light-emitting element to switch off the light-emitting channel in response to a dark spot of the light-emitting element. As such, in conjunction with timing settings, the above circuits are used to reliably address the problem of dark spots in the display panel. Furthermore, in the case that the dark spot occurs in sub-pixels of one color in the pixel, sub pixels of the same other colors are driven to emit light, such that a great display effect is ensured. The product yield of the display panel according to the embodiments of the present disclosure is great.
In some embodiments, using the display panel shown in
In S1401, in the case that a dark spot does not occur in a display panel, a first power signal at a first potential is supplied to a first power line, and a second power signal at a second potential is supplied to a second power line.
That is, as described in above embodiments, in the case that the dark spot does not occur in the display panel, a forward voltage is loaded on the light-emitting element.
In S1402, in the case that the dark spot occurs in the display panel, a first power signal at a second potential is supplied to the first power line, and a second power signal at a first potential is supplied to a second power line.
That is, as described in above embodiments, in the case that the dark spot occurs in the display panel, a reverse voltage is loaded on the light-emitting element.
In addition, in the case that the dark spot occurs in the display panel, a first control signal at the first potential is supplied to a first control line, a second control signal at the second potential is supplied to a second control line, and a data signal at the first potential is supplied to a data line. A drive circuit controls, based on the first control signal and the data signal, the first power line to be connected to a first node, and a compensation circuit controls, based on the second control signal, a sensing line to be disconnected from the first node. On this basis, the light-emitting element without the particle is not conducted, and the light-emitting element with the particle is conducted abnormally. Furthermore, the current flows from the second power line into the first power line through the first light-emitting channel to form a path. In the case that the current is high, some short particles are burned out, and the dark spot restores to be normal. For some particles with good connectivity that cause the anode to be connected to the cathode, the current is flexibly adjusted and cooperates with the shielding circuit to burn out the particles, and the burnout point is generally the position of the shielding circuit. In other words, the shielding circuit self-fuses in the case that particles occur in the light-emitting element to form an open circuit, and thus the dark spot is self-disconnected.
Illustratively, using the transistors are all N-type transistors, the first potential is a high potential VGH, and the second potential is a low potential VGL in the structure shown in
It can be further seen referring to
On this basis, it can be seen referring to
In some embodiments, using the display panel shown in
In S1801, in the case that a dark spot does not occur in a display panel, a first power signal at a first potential is supplied to a first power line, and a second power signal at a second potential is supplied to a second power line.
That is, as described in above embodiments, in the case that the dark spot does not occur in the display panel, a forward voltage is loaded on the light-emitting element.
In S1802, in the case that the dark spot occurs in the display panel, a first power signal at a second potential is supplied to the first power line, and a second power signal at a first potential is supplied to a second power line.
That is, as described in above embodiments, in the case that the dark spot occurs in the display panel, a reverse voltage is loaded on the light-emitting element.
In addition, in the case that the dark spot occurs in the display panel, a sensing signal at the second potential is supplied to the sensing line, a first control signal at the first potential and a first control signal at the second potential are sequentially supplied to a first control line, a second control signal at the first potential is supplied to a second control line, and a data signal at the second potential is supplied to a data line. A drive circuit controls, based on the first control signal and the data signal, the first power line to be disconnected from a first node, and a compensation circuit controls, based on the second control signal, the sensing line to be connected to the first node. On this basis, the light-emitting element without the particle is not conducted, and the light-emitting element with the particle is conducted abnormally. Furthermore, the current flows from the second power line into the sensing line Sense through the second light-emitting channel to form a path. In the case that the current is high, some short particles are burned out, and the dark spot restores to be normal. For some particles with good connectivity that cause the anode to be connected to the cathode, the current is flexibly adjusted and cooperates with the shielding circuit to burn out the particles, and the burnout point is generally the position of the shielding circuit. In other words, the shielding circuit self-fuses in the case that particles occur in the light-emitting element to form an open circuit, and thus the dark spot is self-disconnected.
Illustratively, using the transistors are all N-type transistors, the first potential is a high potential VGH, and the second potential is a low potential VGL in the structure shown in
It can be further seen referring to
On this basis, it can be seen referring to
In summary, the embodiments of the present disclosure provide a method for controlling a display panel. At least one pixel in the display panel includes a plurality of sets of sub-pixels. At least one set of sub-pixels includes a plurality of sub-pixels of a same color, and each sub-pixel includes a drive circuit, a compensation circuit, a light-emitting element, and a shielding circuit. In the case that the dark spot occurs in the display panel, an adverse voltage is loaded on the light-emitting element in conjunction with signal timing to cut off the dark spot, and thus the dark spots in the display panel are reliably addressed. Furthermore, in the case that the dark spot occurs in sub-pixels of one color in the pixel, sub pixels of the same other colors are driven to emit light, such that a great display effect is ensured. The product yield of the display panel according to the embodiments of the present disclosure is great.
The power supply assembly J1 is connected to the display panel 00 and is configured to supply power to the display panel 00.
In some embodiments, the display device according to the embodiments of the present disclosure is an OLED transparent display device, a mobile phone, a tablet computer, a flexible display device, a television, a monitor, or any other products or components with the display function.
It should be noted that in the accompanying drawings, for clarity of the illustration, the dimension of the layers and regions may be scaled up. It should be understood that when an element or layer is described as being “on” another element or layer, the described element or layer may be directly located on other elements or layers, or an intermediate layer may exist. In addition, it should be understood that when an element or layer is described as being “under” another element or layer, the described element or layer may be directly located under other elements, or more than one intermediate layer or element may exist. In addition, it should be further understood that when a layer or element is described as being arranged “between” two layers or elements, the described layer or element may be the only layer between the two layers or elements, or more than one intermediate layer or element may exist. In the whole disclosure, like reference numerals indicate like elements.
The terms used in the embodiments of the present disclosure are only used to explain the embodiments of the present disclosure, and are not intended to limit the present disclosure. Unless otherwise defined, technical or scientific terms used in the present disclosure shall have ordinary meaning understood by persons of ordinary skill in the art to which the disclosure belongs.
For example, the terms “first” and “second” are only intended to describe, and are not intended to indicate or imply relative importance. The term “a plurality of” herein means two or more, unless otherwise defined clearly.
Similarly, the terms “a,” “an,” and the like are not intended to limit the quantity, and only represent that at least one exists.
The terms “include” or “include” and the like are used to indicate that the element or object preceding the terms covers the element or object following the terms and its equivalents, and shall not be understood as excluding other elements or objects.
The terms “on,” “under,” “left,” and “right” are only used to indicate the relative positional relationship. When the absolute position of the described object changes, the relative positional relationship may change accordingly.
The term “and/or” herein describes associations between associated objects, and indicates three types of relationships. For example, the phrase “A and/or B” means (A), (B), or (A and B). The symbol “/” generally indicates an “or” relationship between the associated objects.
Described above are merely optional embodiments of the present disclosure, and are not intended to limit the present disclosure. Any modifications, equivalent replacements, improvements and the like made within the spirit and principles of the present disclosure should be encompassed within the scope of protection of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202310171621.5 | Feb 2023 | CN | national |
This application is a U.S. national stage of international application No. PCT/CN2024/072517, filed on Jan. 16, 2024, which claims priority to Chinese Patent Application No. 202310171621.5, filed on Feb. 22, 2023 and entitled “DISPLAY PANEL, CONTROL METHOD THEREFOR AND DISPLAY DEVICE,” the disclosures of which are herein incorporated by references in their entireties.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2024/072517 | 1/16/2024 | WO |