The present application relates to the field of display technologies, and especially relates to a display panel and a display device.
With rapid development of display technologies, users' demands for types of display products are diversified. In order to provide users with a better display experience, ultra-high resolution is an important development direction for display panels. However, as resolutions of the display panel increase, there is no doubt that loading of the display panel in display areas is increased accordingly, and an over-loading in the display areas leads to a display abnormality.
Therefore, how to improve the display abnormality caused by over-loading in the display areas is an important bottleneck of the display screens in prior art.
An object of the present application is to provide a display panel and a display device, so as to improve a display abnormality in the display panel and in the display device caused by the over-loading in display areas.
In a first aspect, the present application provides a display panel, the display panel includes a display area including at least one display subarea, the display panel further includes:
N scan lines, wherein at least a part of each of the N scan lines is disposed in the display subarea, the N scan lines extend along a first direction and are arranged side by side along a second direction, the first direction intersects the second direction, and the N is an integer greater than or equal to 1; and
J sets of forward and reverse scan pull-down circuits disposed corresponding to the display subarea, wherein each set of the forward and reverse scan pull-down circuits comprises N forward and reverse scan pull-down modules, at least a part of each of the forward and reverse scan pull-down module is disposed in the display subarea, and the J is an integer greater than or equal to 1;
wherein in each set of the forward and reverse scan pull-down circuits, output terminals of the N forward and reverse scan pull-down modules are electrically connected to the N scan lines in a one-to-one correspondence.
In a second aspect, the present application further provides a display device, the display device includes the display panel mentioned above.
As at least a part of each of the N scan lines is disposed in the display subarea, the J sets of forward and reverse scan pull-down circuits are disposed corresponding to the display subarea, in each of the J sets of forward and reverse scan pull-down circuits, the output terminals of the N forward and reverse scan pull-down modules are electrically connected to the N scan lines in the display subarea in a one-to-one correspondence, and at least a part of each of the forward and reverse scan pull-down module is disposed in the display subarea. No matter when the N scan lines of the display panel are scanned along the second direction or along a direction opposite to the second direction, that falling edges of the scan signals transmitted by the N scanning lines SL in the display subarea are pulled down rapidly can be achieved. Delays of the scan signals transmitted by the N scanning lines SL in the display subarea is improved, thereby improving the display abnormality, reducing a risk of wrong charging, increasing charging times, and facilitating the display panel to achieve a high-frequency display.
The technical solutions in the embodiments of the present application will be clearly and completely described below in conjunction with the drawings in the embodiments of the present application. Obviously, the embodiments described are only a part of the embodiments of the present application, rather than all the embodiments. Based on the embodiments in the present application, all other embodiments obtained by those skilled in the art without creative works should be deemed as falling within the claims of the present application.
Please refer to
In this embodiment, a display device 100 is a liquid crystal display device, and the display device 100 includes a display panel 10, a gate driving module 20, a source driving module 30, and a backlight module (not shown), and the display panel 10 is disposed at a light emitting side of the backlight module.
It is understandable that the display device 100 may also be any one of an organic light emitting diode display device, a quantum dot display device, a micro light emitting diode display device and a sub-millimeter light emitting diode display device. When the display device 100 is any one of the organic light emitting diode display device, the quantum dot display device, the micro light emitting diode display device and the sub-millimeter light emitting diode display device, the display device 100 includes the display panel 10, the gate driving module 20 and the source driving module 30, and does not include the backlight module.
In this embodiment, the display panel 10 has a display area 10a and a non-display area 10b disposed at a periphery of the display area 10a.
In this embodiment, the display panel 10 includes a plurality of display pixels XP, a plurality of data lines DL and a plurality of scan lines SL.
In this embodiment, the plurality of display pixels XP are configured to display images. The plurality of display pixels XP are disposed in the display area 10a of the display panel 10, and are arranged in an array along a second direction x1 and a first direction y. The second direction x1 intersects the first direction y. Specifically, the second direction x1 is perpendicular to the first direction y, but not limited thereto, and an angle between the second direction x1 and the first direction y may also be an acute angle or an obtuse angle.
It should be noted that display pixels XP in one row formed by the plurality of display pixels XP arranged side by side along the first direction y is a row of the display pixels XP, and display pixels XP in one row formed by the plurality of display pixels XP arranged side by side along the second direction x1 is a column of the display pixels XP.
In this embodiment, as shown in
In this embodiment, the display panel 10 further includes a plurality of redundant pixels DP, and the plurality of redundant pixels DP are disposed in the non-display area 10b and arranged along a peripheral edge of the display area 10a. The plurality of redundant pixels DP are not used for display. The plurality of redundant pixels DP are configured to ensure process yields of the display pixels XP and driving circuits of the display pixels XP, thereby ensuring that the display pixels XP can emit light normally. A common technology to a design of the redundant pixels DP is adopted, and it is not redundantly described here.
Specifically, the plurality of redundant pixels DP includes two rows of the redundant pixels DP and two columns of the redundant pixels DP. The two rows of the redundant pixels DP are respectively disposed at two opposite sides of the display area 10a in the second direction x1, and each row of the redundant pixels DP includes the redundant pixels DP arranged side by side along the first direction y. The two columns of the redundant pixels DP are respectively disposed at two opposite sides of the display area 10a in the first direction y, and each column of the redundant pixels DP includes the redundant pixels DP arranged side by side along the second direction x1.
It is understandable that the plurality of redundant pixels DP may include more than two rows of the redundant pixels DP and more than two columns of the redundant pixels DP.
In this embodiment, the plurality of data lines DL extend along the second direction x1 and are arranged along the first direction y. Among the plurality of data lines DL, the first one and the last one of the data lines DL arranged along the second direction are both disposed in the non-display area 10b and respectively disposed at two opposite sides of the display area 10a in the first direction y. Each of the first one and the last one of the data lines DL is connected to one column of redundant pixels DP, respectively. Among the plurality of data lines DL, at least a part of each of the data lines DL disposed between the first one and the last one of the data lines DL is disposed in the display area 10a and is connected to one column of display pixels XP, respectively.
In this embodiment, as shown in
In this embodiment, the source driving module 30 is disposed at one side of the display area 10a in the second direction x1. The source driving module 30 is connected to the plurality of data lines DL, and the source driver module 30 is configured to transmit data signals to the plurality of data lines DL.
In this embodiment, the plurality of scan lines SL extend along the first direction y and are arranged along the second direction x1. Among the plurality of scan lines SL, the first one and the last one of the scan lines SL arranged along the second direction x1 are both disposed in the non-display area 10b and are respectively disposed at two opposite sides of the display area 10a in the second direction x1. Each of the first one and the last one of the scan lines SL arranged along the second directions x1 is connected to one row of redundant pixels DP. Among the plurality of scan lines SL, each of the scan lines SL disposed between the first one and the last one of the plurality of scan lines SL is disposed in the display area 10a and is connected to one row of display pixels XP.
In this embodiment, as shown in
In this embodiment, the (i−1)th scan line SL(i−1) is configured to transmit an (i−1)th stage scan signal G(i−1), the ith scan line SL(i) is configured to transmit an ith stage scan signal G(i), the (i+1)th scan line SL(i+1) is configured to transmit an (i+1)th stage scan signal G(i+1), other scan signal lines can be deduced in a same way, and it is not redundantly described here.
In this embodiment, at least one gate driving module 20 is disposed at at least one side of the display area 10a in the first direction y, the at least one gate driving module 20 is connected to the plurality of scan lines SL, and the at least one gate driving module 20 is configured to output scan signals to the plurality of scan lines SL in a preset order. Specifically, two gate driving modules 20 are respectively disposed at two opposite sides of the display area 10a in the first direction y, and two opposite ends of each scan line SL are respectively connected to the two gate driving modules 20, that is, each scan line SL is driven by the two gate driving modules 20.
It is understandable that scan lines SL disposed in odd rows may also be connected to one gate driving module 20, and scan lines SL disposed in even rows may be connected to the other gate driving module 20.
In this embodiment, the display area 10a of the display panel 10 includes at least one display subarea 10a1. The display subarea 10a1 is provided with B×C display pixels XP, the B is the number of columns of display pixels XP, the C is the number of rows of display pixels XP, both the B and the C are integer greater than or equal to 2, and B is less than C.
Specifically, as shown in
In this embodiment, the display subarea 10a1 is taken as an example for illustration, and other display subareas can be deduced in a same way. For example, in the display subarea, the B is equal to 40 and the C is equal to 42, that is, the display subarea 10a1 includes 42 rows of display pixels XP and 40 columns of display pixels XP, but it is not limited thereto.
In this embodiment, as shown in
It should be noted that if the display area 10a includes the plurality of display subareas 10a1 along the first direction y, since one scan line SL extends along the first direction y, one part of one scan line SL is disposed in the plurality of display subareas 10a1 arranged side by side along the first direction y. In addition, the other part of one scan line SL is disposed in the non-display area 10b and is connected to the gate driving module 20.
In this embodiment, the display panel 10 further includes J sets of forward and reverse scan pull-down circuits Z disposed corresponding to each display subareas 10a1, the J is an integer greater than or equal to 1, that is, the J sets of forward and reverse scan pull-down circuits Z are disposed corresponding to the display subarea 10a1 to pull down falling edges of scan signals transmitted by the N scan lines SL in the display subarea 10a1.
In this embodiment, the J is greater than or equal to 1 and less than or equal to 4. It should be noted that the larger the J is, the faster pull-down speeds of the J sets of forward and reverse scan pull-down circuits Z on the falling edges of the scan signals transmitted by the N scanning lines SL, but also causes too many circuits in the display area 10a that reduces an aperture ratio of the display area 10a.
In order to describe technical solutions of the present application, as shown in
In this embodiment, each set of forward and reverse scan pull-down circuits Z includes N forward and reverse scan pull-down modules F, and at least a part of each forward and reverse scan pull-down module F is disposed in one display subarea 10a1. In each set of forward and reverse scan pull-down circuits Z, output terminals of the N forward and reverse scan pull-down modules F are electrically connected to the N scan lines SL in a one-to-one correspondence, so that either along the second direction x1, or along a third direction x2 opposite to the second direction x1, when the gate driving modules 20 sequentially output scan signals to the scanning lines SL, the N forward and reverse scan pull-down modules F pull down the N scan lines SL in the display subarea 10a1 in a one-to-one correspondence. A problem of delays of scan signals transmitted by the N scan lines SL in the display subarea 10a1 is thus improved, thereby improving an display abnormality caused by delays of the scan signals, reducing a risk of wrong charging, increasing charging times, and facilitating the display device to achieve a high-frequency display.
It should be noted that the at least one gate driving module 20 of the display device 100 has a function of scanning the scanning lines SL along the second direction x1 and along the third direction x2. Meanwhile, either along the second direction x1 or along the third direction x2, the J sets of forward and reverse scan pull-down circuits Z can quickly pull down the falling edges of the scan signals transmitted by the N scan lines SL in the display subarea 10a1, which can be suitable to a situation that an installation direction of the display device 100 is uncertain.
In this embodiment, as shown in
In this embodiment, each set of forward and reverse scan pull-down circuits Z includes K rows of forward and reverse scan pull-down modules P. Each row of forward and reverse scan pull-down modules P includes N/K forward and reverse scan pull-down modules F arranged along the second direction x1, and K is greater than or equal to 1 and less than or equal to N.
Specifically, the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P are arranged side by side along the second direction x1. It is understandable that the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P can also be arranged staggered along the second direction x1.
In this embodiment, as shown in
In this embodiment, the display panel 10 further includes J groups of signal lines TL disposed corresponding to the display subarea 10a1, and the J groups of signal lines TL and the J sets of forward and reverse scan pull-down circuits Z are disposed in a one-to-one correspondence, that is, each group of signal lines TL is disposed corresponding to one set of forward and reverse scan pull-down circuits Z. Each group of signal lines TL includes K groups of common signal lines CL, the K groups of common signal lines CL are connected to the K rows of forward and reverse scan pull-down modules P in a one-to-one correspondence. The N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P are connected to one group of common signal lines CL, so that the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P share one group of common signal lines CL. Wirings in the display area 10a are thus reduced, thereby increasing the aperture ratio of the display panel 10.
It should be noted that the J groups of signal lines TL disposed corresponding to the display subarea 10a1 means that at least parts of the J groups of signal lines TL are disposed in the display subarea 10a1. The arrangement of J groups of signal lines TL and the J sets of forward and reverse scan pull-down circuits Z being disposed in a one-to-one correspondence means that each group of signal lines TL and a corresponding one set of forward and reverse scan pull-down circuits Z are disposed in a same display subarea 10a1.
In this embodiment, each group of common signal lines CL includes a forward scan control signal line U2D, a reverse scan control signal line D2U and a low level signal line LL arranged adjacent to each other, and the forward scan control signal line U2D, the reverse scan control signal line D2U and the low level signal line LL extend along the second direction x1 and are arranged along the first direction y. Moreover, in each group of common signal lines CL, the low level signal line LL is disposed between the forward scan control signal line U2D and the reverse scan control signal line D2U.
In this embodiment, the reverse scan control signal line D2U is configured to transmit a reverse scan control signal K1, the forward scan control signal line U2D is configured to transmit a forward scan control signal K2, and phases of the reverse scan control signal K1 and the forward scan control signal K2 are reversed. The reverse scan control signal K1 and the forward scan control signal K2 are related to a direction of scanning of the plurality of scan lines SL, so as to make a rapid pull-down, according to the direction of scanning, of the falling edges of the scan signals transmitted by the plurality of scan lines more stable and controllable.
Moreover, the reverse scan control signal K1 and the forward scan control signal K2 can be direct current signals simultaneously, but not limited thereto. The reverse scan control signal K1 and the forward scan control signal K2 may also be alternative current signals simultaneously.
In this embodiment, the low level signal line LL is configured to transmit a low level signal, and the low level signal may be a constant-voltage low-potential signal, or a pulse signal including a low-potential state.
In this embodiment, second input terminals of the forward scan control units F(b) of the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P are connected to a same forward scan control signal line U2D. Second input terminals of the reverse scan control units Fa of the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down modules P are connected to a same reverse scan control signal line D2U. Input terminals of the pull-down units Fc of the N/K forward and reverse scan pull-down modules F of each row of forward and reverse scan pull-down module P are connected to a same low level signal line LL.
Specifically, as shown in
In this embodiment, referring to
A first input terminal of the forward scan control unit Fb(i) of the ith forward and reverse scan pull-down module F(i) is connected to the (i+1)th scan line S(i+1), and a second input terminal of the forward scan control unit Fb(i) of the ith forward and reverse scan pull-down the module F(i) is connected to the forward scan control signal line U2D, so that the forward scan control unit Fb(i) of the ith forward and reverse scan pull-down module F(i) output the forward scan control signal K2 to a control terminal of the pull-down unit Fc(i) of the ith forward and reverse scan pull-down module F(i) according to the scan signal transmitted by the (i+1)th scan line S(i+1) and the control signal transmitted by the forward scan control signal line U2D.
A first input terminal of the reverse scan control unit Fa(i) of the ith forward and reverse scan pull-down module F(i) is connected to the (i−1)th scan line SL(i−1), and a second input terminal of the reverse scan control unit Fa(i) of the ith forward and reverse scan pull-down of the module F(i) is connected to the reverse scan control signal line D2U, so that the reverse scan control unit Fa(i) of the ith forward and reverse scan pull-down of the module F(i) output the reverse scan control signal K1 to the control terminal of the pull-down unit Fc(i) of the ith forward and reverse scan pull-down module F(i) according to the scan signal transmitted by the (i−1)th scan line SL(i−1) and the control signal transmitted by the reverse scan control signal line D2U.
Specifically, as shown in
Moreover, one of a source and a drain of the ith forward scan control transistor Tb(i) is connected to a gate of the ith pull-down transistor Tc(i). The other one of the source and the drain of the ith forward scan control transistor Tb(i) is connected to the forward scan control signal line U2D. A gate of the ith forward scan control transistor Tb(i) is connected to the (i+1)th scan line S(i+1).
One of a source and a drain of the ith reverse scan control transistor Ta(i) is also connected to the gate of the ith pull-down transistor Tc(i). The other one of the source and the drain of the ith reverse scan control transistor Ta(i) is connected to the reverse scan control signal line D2U. A gate of the ith reverse scan control transistor Ta(i) is connected to the (i−1)th scan line SL(i−1).
One of a source and a drain of the ith pull-down transistor Tc(i) is connected to the ith scan line SL(i). The other one of the source and the drain of the ith pull-down transistor Tc(i) is connected to the low level signal line LL.
It should be noted that the ith forward scan control transistor Tb(i), the ith reverse scan control transistor Ta(i), and the ith pull-down transistor Tc(i) are independently selected from anyone of a n-type thin film transistor and a p-type thin film transistor. The ith forward scan control transistor Tb(i), the ith reverse scan control transistor Ta(i), and the ith pull-down transistor Tc(i) are independently selected from anyone of a metal oxide thin film transistor, a low-temperature polysilicon thin film transistor, and an amorphous silicon thin film transistor.
Specifically, in this embodiment, the ith forward scan control transistor Tb(i), the ith reverse scan control transistor Ta(i) and the ith pull-down transistor Tc(i) are all n-type low temperature polysilicon thin film transistors.
In this embodiment, in each row of forward and reverse scan pull-down modules P, the forward scan control units Fb of the N/K forward and reverse scan pull-down modules F are arranged side by side along the second direction x1, that is, the forward scan control units Fb of the N/K forward and reverse scan pull-down modules F are the forward scan control units Fb in one row. The reverse scan control units Fa of the N/K forward and reverse scan pull-down modules F are arranged side by side along the second direction x1, that is, the reverse scan control units Fa of the N/K forward and reverse scan pull-down modules F are the reverse scan control units Fa in one row. The pull-down units Fc of the N/K forward and reverse scan pull-down modules F are arranged side by side along the second direction x1, that is, the pull-down units Fc of the N/K forward and reverse scan pull-down modules F are the pull-down unit Fc in one row. In each row of forward and reverse scan pull-down modules P, in the first direction y, the pull-down units Fc in one row are disposed between the forward scan control units Fb in one row and the reverse scan control units Fa in one row.
Specifically, as shown in
Please refer to
When the (i+1)th scan line SL(i+1) receives the (i+1)th stage scan signal G(i+1) with high-level, the ith reverse scan control transistor Ta(i) is turned off, the ith forward scan control transistor Tb(i) is turned on, the ith pull-down transistor Tc(i) is turned on according to the first direct current high potential signal VGH1 outputted by the ith forward scan control transistor Tb(i) which is turned-on. The low level signal line LL thus transmits a second constant-voltage low-level signal VGL2 to the ith scan line SL(i), so as to achieve a rapid pudd-down of the falling edge of the (i)th stage scan signal G(i) in a high-level.
Please refer to
When the (i−1)th scan line SL(i−1) outputs the (i−1)th stage scan signal G(i−1) with high-level, the (i+1)th scan line SL(i+1) outputs the (i+1)th stage scan signal G(i+1) with low-level, the ith reverse scan control transistor Ta(i) is turned on according to the (i−1)th stage scan signal G(i−1) with high-level, the ith forward scan control transistor Tb(i) is turned off according to the (i+1)th stage scan signal G(i+1) with low-level, and the ith pull-down transistor Tc(i) is turned on according to the second direct current high potential signal VGH2 outputted by the ith reverse scan control transistor Ta(i) which is turned on. By means of this situation, the constant-voltage low-level signal VGL3 transmitted by the low level signal line LL is outputted to the ith scan line SL(i), so as to achieve a rapid pull-down of the falling edge of the (i)th stage scan signal G(i) in a high-level.
In this embodiment, as shown in
In this embodiment, as shown in
Specifically, in the display subarea 10al, there are a plurality of redundant signal lines DUL disposed at intervals and disposed between one of the row of forward and reverse scan pull-down modules P1 and another one of the first row of forward and reverse scan pull-down modules P1. There are also a plurality of redundant signal lines DUL disposed at intervals and disposed at a side of one of the first row of forward and reverse scan pull-down modules P1 away from another one of the first row of forward and reverse scan pull-down modules P1. There are also a plurality of redundant signal lines DUL disposed at intervals and disposed at a side of another one of the first row of forward and reverse scan pull-down modules P1 away from one of the first row of forward and reverse scan pull-down modules P1. The redundant signal lines DUL in each of the plurality of display subareas 10a1 are regularly arranged as shown in
In this embodiment, the plurality of redundant signal lines DUL and the data lines DL are arranged adjacent to each other in a one-to-one correspondence. The plurality of redundant signal lines DUL and the data lines DL are disposed on a same layer. It is understandable that the plurality of redundant signal lines DUL and the data lines DL may be disposed on different layers.
It should be noted that black dots in
In this embodiment, at least one of the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D is disposed on a same layer with the redundant signal line DUL and arranged at intervals therewith. Such an arrangement is beneficial to utilize the existing redundant signal lines DUL to serves as the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D, so as to reduce metal wirings that are need to be added, thereby improving a problem of reducing the aperture ratio of the display device 100.
Specifically, at least one of the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D are same as the redundant signal lines DUL in shape, material and extension direction. That is, the existing redundant signal lines DUL is used to serve as at least one of the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D.
It should be noted that, when the display panel 10 includes the redundant signal lines DUL, all or a part of the redundant signal lines DUL in the display panel 10 can be used as the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D. In addition, when the display panel 10 does not include the redundant signal lines DUL, the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D can also be formed by adding wirings on the display panel 10.
In this embodiment, the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D are adjacent to and spaced apart from three adjacent data lines DL in a one-to-one correspondence, so that the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D are evenly distributed in the display area 10a, thereby improving the uniformity of the aperture ratio of the display area 10a of the display device 100.
In another embodiment, at least one of the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D is disposed on a different layer and overlaps with the data lines DL, so as to improve the aperture ratio of the display panel 10. For example, at least one of the reverse scan control signal line D2U, the low level signal line LL, and the forward scan control signal line U2D may be disposed on a light-shielding metal layer different from the data lines DL and overlaps the data lines DL.
Please refer to
Specifically, in each set of forward and reverse scan pull-down circuits Z, the first row of forward and reverse scan pull-down modules P11 and the second row of forward and reverse scan pull-down modules P12 are arranged at intervals along the first direction y. There is one redundant signal line DUL disposed between the first row of forward and reverse scan pull-down modules P11 and the second row of forward and reverse scan pull-down modules P12. There are also a plurality of redundant signal lines DUL disposed at intervals and disposed at a side of the first row of forward and reverse scan pull-down modules P11 away from the second row of forward and reverse scan pull-down modules P12. There are also a plurality of redundant signal lines DUL disposed at intervals and disposed at a side of the second row of forward and reverse scan pull-down modules P12 away from the first row of forward and reverse scan pull-down modules P11. For the plurality of sets of forward and reverse scan pull-down circuits Z, an arrangement of the redundant signal lines DUL is shown in
Moreover, the first row of forward and reverse scan pull-down module P11 includes a (2i−1)th forward and reverse scan pull-down module F(2i−1) and a (2i−3)th forward and reverse scan pull-down module F(2i−3). The (2i−1)th forward and reverse scan pull-down module F(2i−1) includes a (2i−1)th forward scan control transistor Tb (2i−1), a (2i−1)th reverse scan control transistor Ta(2i−1) and a (2i−1)th pull-down transistor Tc(2i−1). The (2i−3)th forward and reverse scan pull-down module F(2i−3) includes a (2i−3)th forward scan control transistor Tb(2i−3), a (2i−3)th reverse scan control transistor Ta(2i−3) and a (2i−3)th pull-down transistor Tc(2i−3). The (2i−1)th forward scan control transistor Tb(2i−1) and the (2i−3)th forward scan control transistor Tb(2i−3) are arranged side by side along the second direction x1. The (2i−1)th reverse scan control transistor Ta(2i−1) and the (2i−3)th reverse scan control transistor Ta(2i−3) are arranged side by side along the second direction x1. The (2i−1)th pull-down transistor Tc(2i−1) and the (2i−3)th pull-down transistor Tc(2i−3) are arranged side by side along the second direction x1.
The second row of forward and reverse scan pull-down modules P12 includes a (2i)th forward and reverse scan pull-down module F(2i) and a (2i−2)th forward and reverse scan pull-down module F(2i−2). The (2i−2)th forward and reverse scan pull-down module F(2i−2) includes a (2i−2)th forward scan control transistor Tb(2i−2), a (2i−2)th reverse scan control transistor Ta(2i−2) and a (2i−2)th pull-down transistor Tc(2i−2). The (2i)th forward and reverse scan pull-down module F(2i) includes a (2i)th forward scan control transistor Tb(2i), a (2i)th reverse scan control transistor Ta(2i) and a (2i)th pull-down transistor Tc(2i). The (2i−2)th forward scan control transistor Tb(2i−2) and the (2i)th forward scan control transistor Tb(2i) are arranged side by side along the second direction x1. The (2i−2)th reverse scan control transistor Ta(2i−2) and the (2i)th reverse scan control transistor Ta(2i) are arranged side by side along the second direction x1. The (2i−2)th pull-down transistor Tc(2i−2) and the (2i)th pull-down transistor Tc(2i) are arranged side by side along the second direction x1.
Please refer to
Moreover, the first row of forward and reverse scan pull-down module P31 includes a (3i−2)th forward and reverse scan pull-down module F(3i−2) of which an output terminal is connected to the (3i−2)th scan line SL(3i−2), and the i is greater than or equal to 1 and less than or equal to N/3. The second row of forward and reverse scan pull-down module P32 includes a (3i−1)th forward and reverse scan pull-down module F(3i−1) of which an output terminal is connected to the (3i−1)th scan line SL(3i−1). The third row of forward and reverse scan pull-down module P33 includes a (3i)th forward and reverse scan pull-down module F(3i) of which an output terminal is connected to the 3ith scan line SL(3i). By means of this arrangement, the N forward and reverse scan pull-down modules F of each set of forward and reverse scan pull-down circuits Z are arranged in three rows to realize that the falling edges of the scan signals transmitted by the N scan lines are rapidly pulled down, and that a problem of uneven display caused by line concentration is improved.
Specifically, in each set of forward and reverse scan pull-down circuits Z, the first row of forward and reverse scan pull-down module P31, the second row of forward and reverse scan pull-down module P32, and the third row of forward and reverse scan pull-down module P33 are arranged along the first direction y. The second row of forward and reverse scan pull-down module P32 is disposed between the first row of forward and reverse scan pull-down modules P31 and the third row of forward and reverse scan pull-down modules P33. There is one redundant signal line DUL disposed between the first row of forward and reverse scan pull-down module P31 and the second row of forward and reverse scan pull-down modules P32. There is one redundant signal line DUL disposed at a side of the third row of forward and reverse scan pull-down modules P33 away from the second row of forward and reverse scan pull-down modules P32. When a plurality of sets of forward and reverse scan pull-down circuits Z are provided, a corresponding relationship between the redundant signal lines DUL and each set of forward and reverse scan pull-down circuits Z is shown in
The first row of forward and reverse scan pull-down module P31 includes a (3i−2)th forward and reverse scan pull-down module F(3i−2) and a (3i+1)th forward and reverse scan pull-down module F(3i+1). The (3i−2)th forward and reverse scan pull-down module F(3i−2) includes a (3i−2)th forward scan control transistor Tb(3i−2), a (3i−2)th reverse scan control transistor Ta(3i−2) and a (3i−2)th pull-down transistor Tc(3i−2). The (3i+1)th forward and reverse scan pull-down module F(3i+1) includes a (3i+1)th forward scan control transistor Tb(3i+1), a (3i+1)th reverse scan control transistor Ta (3i+1) and a (3i+1)th pull-down transistor Tc(3i+1). The (3i−2)th forward scan control transistor Tb(3i−2) and the (3i+1)th forward scan control transistor Tb(3i+1) are arranged side by side along the second direction x1. The (3i−2)th reverse scan control transistor Ta(3i−2) and the (3i+1)th reverse scan control transistor Ta(3i+1) are arranged side by side along the second direction x1. The (3i−2)th pull-down transistor Tc(3i−2) and the (3i+1)th pull-down transistor Tc(3i+1) are arranged side by side along the second direction x1.
The second row of forward and reverse scan pull-down module P32 includes a (3i−1)th forward and reverse scan pull-down module F(3i−1) and a (3i+2)th forward and reverse scan pull-down module F(3i+2). The (3i−1)th forward and reverse scan pull-down module F(3i−1) includes a (3i−1)th forward scan control transistor Tb(3i−1), a (3i−1)th reverse scan control transistor Ta(3i−1) and a (3i−1)th pull-down transistor Tc(3i−1). The (3i+2)th forward and reverse scan pull-down module F(3i+2) includes a (3i+2)th forward scan control transistor Tb(3i+2), a (3i+2)th reverse scan control transistor Ta (3i+2) and a (3i+2)th pull-down transistor Tc(3i+2). The (3i−1)th forward scan control transistor Tb(3i−1) and the (3i+2)th forward scan control transistor Tb(3i+2) are arranged side by side along the second direction x1. The (3i−1)th reverse scan control transistor Ta(3i−1) and the (3i+2)th reverse scan control transistor Ta(3i+2) are arranged side by side along the second direction x1. The (3i−1)th pull-down transistor Tc(3i−1) and the (3i+2)th pull-down transistor Tc(3i+2) are arranged side by side along the second direction x1.
The third row of forward and reverse scan pull-down module P33 includes a (3i)th forward and reverse scan pull-down module F(3i) and a (3i+3)th forward and reverse scan pull-down module F(3i+3). The (3i)th forward and reverse scan pull-down module F(3i) includes a (3i)th forward scan control transistor Tb(3i), a (3i)th reverse scan control transistor Ta(3i) and a (3i)th pull-down transistor Tc(3i). The (3i+3)th forward and reverse scan pull-down module F(3i+3) includes a (3i+3)th forward scan control transistor Tb(3i+3), a (3i+3)th reverse scan control transistor Ta(3i+3) and a (3i+3)th pull-down transistor Tc(3i+3). The (3i)th forward scan control transistor Tb(3i) and the (3i+3)th forward scan control transistor Tb(3i+3) are arranged side by side along the second direction x1. The (3i)th reverse scan control transistor Ta(3i) and the (3i+3)th reverse scan control transistor Ta(3i+3) are arranged side by side along the second direction x1. The (3i)th pull-down transistor Tc(3i) and the (3i+3)th pull-down transistor Tc(3i+3) are arranged side by side along the second direction x1.
The descriptions of the above-mentioned embodiments are only used to help understand the technical solutions and core ideas of the present application. Those of ordinary skill in the art should understand that they can still modify the technical solutions described in the foregoing embodiments, or equivalently replace some of the technical features; and these modifications or replacements do not cause the essence of the corresponding technical solutions to deviate from the scope of the technical solutions of the embodiments of the present application.
Number | Date | Country | Kind |
---|---|---|---|
202310099796.X | Jan 2023 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2023/084781 | 3/29/2023 | WO |