This Non-provisional application claims priority on Patent Application No. 201710466081.8, entitled “DISPLAY PANEL AND DRIVING METHOD THEREOF”, filed in People's Republic of China on Jun. 19, 2017, the entire contents of which are hereby incorporated by reference.
This disclosure relates to a technical field of a display, and more particularly to a display panel and a driving method thereof.
A thin film transistor liquid crystal display (TFT-LCD) is one of main varieties of current flat panel displays, and has become an important display platform in the modern IT and video products. According to the main driving principle of the TFT-LCD, a system mainboard connects a red/green/blue compression signal, a control signal and a power to a connector on a printed circuit board (PCB) through wires, and data is processed by a timing controller (TCON timing controller) chip on the PCB and then connected to a display region through the PCB and through a source drive chip (source-chip on film (S-COF)) and a gate drive chip (gate-chip on film, G-COF), so that the display obtains the required power and signals.
At present, many TFT-LCDs adopt the dual-gate pixel architecture. Compared with the ordinary pixel architecture, the number of the gate scan lines is doubled in the pixel architecture, so that “dual-gate” is named. In addition, each data line is connected to two sub-pixels on the layout, and thus the number of the data lines is decreased to one half as compared with the ordinary pixel architecture. When the first row of gate scan lines are turned on, a plurality of data lines charge the left side sub-pixel of the connected two sub-pixels. When the second row of gate scan lines are turned on, a plurality of data lines charge the right side sub-pixel of the connected two sub-pixels, so that the integrated display of the frame is performed by turning on the gate scan lines row by row. When the frame refresh frequency is f=60 Hz, the charge time of each sub-pixel is t=1/60 M (M is the number of the gate scan lines). Because the number of the gate scan lines is doubled in the dual-gate pixel architecture, the charge time of each sub-pixel is shortened, the charging efficiency is decreased, and the optical performance of the frame is finally decreased.
In view of this, it is necessary to provide a display panel and a driving method thereof capable of enhancing the charging efficiency.
A driving method of a display panel comprises:
dividing a plurality of sub-pixels arranged in a matrix into a plurality of sub-pixel column sets, wherein each of the sub-pixel column sets comprises neighboring two columns of sub-pixels, a data line is disposed between the neighboring two columns of sub-pixels, and the neighboring two columns of sub-pixels are electrically connected to the data line;
setting the row-adjacent sub-pixels to have opposite polarities;
performing a first charge on a target sub-pixel in a first predetermined time period; and
performing a second charge on the target sub-pixel in a second predetermined time period, while performing a first charge on a next sub-pixel electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
A display panel comprises:
a plurality of sub-pixels arranged in a matrix, wherein the plurality of sub-pixels constitute a plurality of sub-pixel column sets, and each of the sub-pixel column sets comprises neighboring two columns of sub-pixels;
a driving circuit comprising a data line, wherein the data line is disposed between the neighboring two columns of sub-pixels, and the neighboring two columns of sub-pixels are electrically connected to the data line;
a control module configured to set the row-adjacent sub-pixels in the plurality of sub-pixels arranged in the matrix to have opposite polarities; And
a charge module configured to perform a first charge on a target sub-pixel in a first predetermined time period, and further configured to perform a second charge on the target sub-pixel in a second predetermined time period, while performing a first charge on a next sub-pixel electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
A driving method of a display panel comprises:
dividing a plurality of sub-pixels arranged in a matrix into a plurality of sub-pixel column sets, wherein each of the sub-pixel column sets comprises neighboring two columns of sub-pixels, a data line is disposed between the neighboring two columns of sub-pixels, and the neighboring two columns of sub-pixels are electrically connected to the data line;
setting the row-adjacent sub-pixels to have opposite polarities;
performing a first charge on a target sub-pixel in a first predetermined time period, while performing a second charge on a previous sub-pixel electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel; and
performing a second charge on the target sub-pixel in a second predetermined time period, while performing a first charge on a next sub-pixel electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
In the above-mentioned display panel and the driving method thereof, because the dual-gate sub-pixel architecture is used, the number of the gate scan lines is doubled, the single charge time of the gate scan line of each sub-pixel is shortened to one half. Thus, a first charge is performed on the target sub-pixel in the first predetermined time period to implement the pre-charging of the target sub-pixel, and then a second charge is performed on the target sub-pixel using the actual voltage in the second predetermined time period, wherein the first charge and the second charge have the same polarity, so that a pre-charge is performed before the second charge is performed using the actual voltage, and the second charge does not start from zero any more. In this case, the predetermined target value can be reached in a short time, the target sub-pixel is charged twice, the charge time is lengthened, the charging efficiency is enhanced, the optical performance of the frame is improved, the requirement on the process is not changed, and the product cost is not increased.
The embodiments will become more fully understood from the detailed description and accompanying drawings, which are given for illustration only, and thus are not limitative of the present invention, and wherein:
The embodiments of the invention will be apparent from the following detailed description, which proceeds with reference to the accompanying drawings, wherein the same references relate to the same elements.
In the step S110, a plurality of sub-pixels arranged in a matrix are divided into a plurality of sub-pixel column sets, wherein each of the sub-pixel column sets includes neighboring two columns of sub-pixels, a data line is disposed between the neighboring two columns of sub-pixels, and the neighboring two columns of sub-pixels are electrically connected to the data line.
In the step S120, row-adjacent sub-pixels are set to have opposite polarities.
In the step S130, a first charge is performed on a target sub-pixel in a first predetermined time period.
In the step S140, a second charge is performed on the target sub-pixel in a second predetermined time period, while a first charge is performed on a next sub-pixel, which is electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
Because the dual-gate sub-pixel architecture is used, the number of the gate scan lines is doubled, the single charge time of the gate scan line of each sub-pixel is shortened to one half Thus, a first charge is performed on the target sub-pixel in the first predetermined time period to implement the pre-charging of the target sub-pixel, and then a second charge is performed on the target sub-pixel using the actual voltage in the second predetermined time period, wherein the first charge and the second charge have the same polarity, so that a pre-charge is performed before the second charge is performed using the actual voltage, and the second charge does not start from zero any more. In this case, the predetermined target value can be reached in a short time, the target sub-pixel is charged twice, the charge time is lengthened, the charging efficiency is enhanced, the optical performance of the frame is improved, the requirement on the process is not changed, and the product cost is not increased. The method can be applied to a display panel of the dual-gate sub-pixel architecture.
In the embodiment, the method further comprises: one gate scan line is disposed on each of top and bottom sides of each of the rows of the sub-pixels. One of the columns of the sub-pixels of the sub-pixel column set are electrically connected to the gate scan line on the top side of the column sub-pixel, and another column of the sub-pixels of the sub-pixel column set are electrically connected to the gate scan line on the bottom side of the column sub-pixel.
The method further includes the following features. The sub-pixel architecture can have two data reversal aspects including (1+2n)-row and (2n)-row data reversals, where n is a natural number. The (1+2n)-row data reversal represents that the polarities of the data on a certain data line are “+ − − + + − −” or “− + + − − + +”, so that the display of the polarity of the data of the sub-pixel 210 shown in
When the first row of gate scan lines G1 are turned on, the data lines D1, D2, . . . , DN and DN+1 charge the left side sub-pixels of the connected two sub-pixels. When the second row of gate scan lines G2 are turned on, the data lines D1, D2, . . . , DN and DN+1 charge the right side sub-pixels of the connected two sub-pixels, so that the integrated display of the frame is performed by turning on the gate scan lines row by row. When the frame refresh frequency is f=60 Hz, the charge time of each sub-pixel is t=1/60 M (M is the number of the gate scan lines). Because the number of the gate scan lines is doubled, the single charge time of each gate scan line on each sub-pixel is shortened.
The polarity reversal signal (POL) is detected inside the timing controller (TCON) of the display panel. For the sub-pixel on the same data line, when the polarity of the data on the Mth gate scan line and the polarity of the data on the (M+1)th gate scan line are the same, to dual-scan charge the sub-pixels on the two gate scan lines is performed. When the sub-pixels on the Mth gate scan line are charged at the second time (i.e., actually charged), the sub-pixels on the (M+1)th gate scan line are charged at the first time (i.e., pre-charged). When the polarity of the data on the Mth gate scan line and the polarity of the data on the (M+1)th gate scan line are different, the next sub-pixels having the same polarity on the same data line are scanned and charged. According to the data reversal of the above-mentioned embodiment, it is obtained that the polarities of the data of the sub-pixels on the Mth and the (M+3)th gate scan lines are the same, and the sub-pixels on the Mth and the (M+3)th gate scan lines are dual-scan charged. That is, when the sub-pixels on the Mth gate scan line are charged at the second time (i.e., actually charged), the sub-pixels on the (M+3)th gate scan line are charged at the first time (i.e., pre-charged).
Specifically, taking the data reversal of (1+2n) rows as an example in the following, the polarity of the row data of the gate scan line G1 is consistent with the polarity of the row data of the gate scan line G4, so that when the thin film transistor is charged with the actual voltage in the row of the gate scan line G1, the row sub-pixels of the gate scan line G4 are pre-charged, as shown by the pulses P1 and P5 in
In view of
The data line 220 is disposed between the neighboring two columns of sub-pixels, and the neighboring two columns of sub-pixels are electrically connected to the data line 220.
The control module 250 is configured to set the row-adjacent sub-pixels in the plurality of sub-pixels arranged in the matrix to have opposite polarities.
The charge module 240 is configured to perform a first charge on a target sub-pixel in a first predetermined time period. The charge module 240 is further configured to perform a second charge on the target sub-pixel in a second predetermined time period, while performing a first charge on a next sub-pixel electrically connected to the same data line 220 electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
The driving circuit may further include a plurality of data lines 220 vertically disposed and a plurality of gate scan lines 230 horizontally disposed. One gate scan line is disposed on each of top and bottom sides of each of the rows of the sub-pixels. One of the columns of the sub-pixels of the sub-pixel column set are electrically connected to the gate scan line on the top side of the column sub-pixel, and another column of the sub-pixels of the sub-pixel column set are electrically connected to the gate scan line on the bottom side of the column sub-pixel. Because the dual-gate sub-pixel architecture is used, the number of the gate scan lines is doubled, the single charge time of the gate scan line of each sub-pixel is shortened to one half. Thus, a first charge is performed on the target sub-pixel in the first predetermined time period to implement the pre-charging of the target sub-pixel, and then a second charge is performed on the target sub-pixel using the actual voltage in the second predetermined time period, wherein the first charge and the second charge have the same polarity, so that a pre-charge is performed before the second charge is performed using the actual voltage, and the second charge does not start from zero any more. In this case, the predetermined target value can be reached in a short time, the target sub-pixel is charged twice, the charge time is lengthened, the charging efficiency is enhanced, the optical performance of the frame is improved, the requirement on the process is not changed, and the product cost is not increased.
The sub-pixel architecture can have two data reversal aspects including (1+2n)-row and (2n)-row data reversals, where n is a natural number. The (1+2n)-row data reversal represents that the polarities of the data on a certain data line are “+ − − + + − −” or “− + +− − + +”, so that the display of the polarity of the data of the sub-pixel 210 shown in
The charge module further performs a first charge on the target sub-pixel, while performing a second charge on a previous sub-pixel electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
The polarity reversal signal (POL) is detected inside the timing controller (TCON) of the display panel. For the sub-pixel on the same data line, when the polarity of the data on the Mth gate scan line and the polarity of the data on the (M+1)th gate scan line are the same, the charge module is used to dual-scan charge the sub-pixels on the two gate scan lines. When the sub-pixels on the Mth gate scan line are charged at the second time (i.e., actually charged), the sub-pixels on the (M+1)th gate scan line are charged at the first time (i.e., pre-charged). When the polarity of the data on the Mth gate scan line and the polarity of the data on the (M+1)th gate scan line are different, the next sub-pixels having the same polarity on the same data line are scanned and charged. According to the data reversal of the above-mentioned embodiment, it is obtained that the polarities of the data of the sub-pixels on the Mth and the (M+3)th gate scan lines are the same, and the sub-pixels on the Mth and the (M+3)th gate scan lines are dual-scan charged. That is, when the sub-pixels on the Mth gate scan line are charged at the second time (i.e., actually charged), the sub-pixels on the (M+3)th gate scan line are charged at the first time (i.e., pre-charged).
The display panel further comprises a timer configured to calculate a charge time of the first predetermined time period and a charge time of the second predetermined time period. A charge time of the first predetermined time period is equal to a charge time of the second predetermined time period, and the first predetermined time period and the second predetermined time period neighbor upon each other or are disposed with two charge times interposed therebetween.
Further, taking the data reversal of (1+2n) rows as an example in the following, the polarity of the row data of the gate scan line G1 is consistent with the polarity of the row data of the gate scan line G4, so that when the thin film transistor is charged with the actual voltage in the row of the gate scan line G1, the row sub-pixels of the gate scan line G4 are pre-charged, as shown by the pulses P1 and P5 in
Each of the gate scan lines in the display panel is turned on twice, the first charge is performed on each of the sub-pixels at the first time with other pixel voltages having the same polarity, and the second charge is performed on each of the sub-pixels charged with the actual pixel voltage. The polarity reversal signal is detected inside the timing controller. When the polarities of certain two rows of data are detected as the same, the two rows of the sub-pixels are dual-scan charged. After the pre-charge mode is adopted, the charge time of each of the sub-pixels is lengthened so that the charging efficiency is enhanced, and the optical performance of the frame is improved. In a precondition without increasing the cost, the problem that the charging efficiency of the sub-pixel architecture is reduced due to the doubling of the gate scan lines is solved, and the requirements for the process are kept unchanged.
The display panel can be a TN (Twisted Nematic), OCB (Optically Compensated Birefringence), or VA (Vertical Alignment) LCD panel, and this disclosure is not limited thereto. The display panel can be a RGB panel, a RGBW panel, or a RGBY panel, and this disclosure is not limited thereto. The driving method can also be applied to a curved display panel.
In some embodiments, the display panel can be, for example, an OLED display panel, a QLED display panel, a curved display panel or other display panels, and this disclosure is not limited.
In the step S220, row-adjacent sub-pixels are set to have opposite polarities.
In the step S230, a first charge is performed on a target sub-pixel in a first predetermined time period, while a second charge is performed on a previous sub-pixel, which is electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
In the step S240, a second charge is performed on the target sub-pixel in a second predetermined time period, while a first charge is performed on a next sub-pixel, which is electrically connected to the same data line electrically connected to the target sub-pixel, and has the polarity the same as the polarity of the target sub-pixel.
Although the invention has been described with reference to specific embodiments, this description is not meant to be construed in a limiting sense. Various modifications of the disclosed embodiments, as well as alternative embodiments, will be apparent to persons skilled in the art. It is, therefore, contemplated that the appended claims will cover all modifications that fall within the true scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
201710466081.8 | Jun 2017 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2017/099968 | 8/31/2017 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2018/233040 | 12/27/2018 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
9128713 | Knausz et al. | Sep 2015 | B2 |
20040085272 | Ting | May 2004 | A1 |
20060081850 | Lee | Apr 2006 | A1 |
20060256248 | Baek | Nov 2006 | A1 |
20080252624 | Jang | Oct 2008 | A1 |
20130141660 | Wang | Jun 2013 | A1 |
20160351151 | Cao | Dec 2016 | A1 |
20170261826 | Chen | Sep 2017 | A1 |
20180284510 | Um | Oct 2018 | A1 |
Number | Date | Country |
---|---|---|
1755444 | Apr 2006 | CN |
203909431 | Oct 2014 | CN |
105261342 | Jan 2016 | CN |
205809498 | Dec 2016 | CN |
Number | Date | Country | |
---|---|---|---|
20200349897 A1 | Nov 2020 | US |