1. Field of the Invention
The invention relates to a display panel and an electronic system, and more particularly to a low power display panel and an electronic system utilizing the same.
2. Description of the Related Art
Liquid crystal displays (LCD) are widely used, as they possess the favorable advantages of thin profile, light weight, and low radiation. LCDs are frequently utilized in portable devices, such as digital still cameras (DSC), notebook computers, and personal digital assistants (PDA) among others. LCD driving methods include static driving, simple matrix driving, and active matrix driving. Simple matrix driving (also known as passive matrix) comprises a twisted nematic (TN) type and a super twisted nematic (STN) type. Thin film transistors (TFT) are typically utilized in active matrix LCDs.
Because LCDs do not emit light, a backlight, preferably capable of providing high, uniform brightness, is utilized. An LCD typically comprises a source driver for providing data signals to a plurality of sub-pixels. Each sub-pixel comprises a liquid crystal component. A data signal rotates a corresponding liquid crystal component to allow light emitted from backlight to pass through the liquid crystal component. Thus, a pixel displays a gray level. The source driver must continuously provide data signals resulting in excessive power consumption.
Display panels are provided. An exemplary embodiment of a display panel comprises a first sub-pixel, a second sub-pixel, and a processing unit. The first sub-pixel comprises a first storage capacitor for storing a first voltage. The second sub-pixel comprises a second storage capacitor for storing a second voltage. The processing unit processes the first voltage and transmits the processed result to the first or the second capacitor according to a control signal group.
Electronic systems are also provided. An exemplary embodiment of an electronic system comprises a display panel and a main module. The display panel comprises a first sub-pixel, a second sub-pixel, and a processing unit. The first sub-pixel comprises a first storage capacitor for storing a first voltage. The second sub-pixel comprises a second storage capacitor for storing a second voltage. The processing unit processes the first voltage and transmits the processed result to the first or the second capacitor according to a control signal group. The main module executes associated functions.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The invention can be more fully understood by referring to the following detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
Main module 120 receives the power PW and executes associated functions according to the type of electronic system 100. For example, if electronic system 100 is a mobile phone, main module 120 executes associated communication functions. If electronic system 100 is a PDA, main module 120 executes data processing functions. In some embodiments, electronic system 100 is a NB, a personal computer (PC), or a digital TV.
Display panel 130 is controlled by main module 120 for displaying images.
Description of the operation of gate driver 210 and source driver 220 is omitted, as they are well known to those skilled in the art. In this embodiment, data signals control whether light generated by a backlight (not shown) passes through the sub-pixels P11˜Pmn. Additionally, sub-pixels P11˜Pmn can be red (R), green (G), or blue (G). In other words, a single pixel comprises three sub-pixels, R, G, and B.
Taking sub-pixel P12 as an example, when a transistor 321 is turned on by a scan signal on scan line S2, a data signal on data line D1 is transmitted to a storage capacitor 322 via transistor 321. Thus, sub-pixel P12 displays the corresponding brightness. Processing unit 323 processes voltage stored in storage capacitor 322 according to a control signal group SG2 and transmits the processed result to storage capacitor 312, 322, or 332.
When display panel 130 desires to display the same images, processing unit 323 stores the processed result in storage capacitor 322. When display panel 130 is required to display imperceptible changes between images, processing unit 323 stores the processed result in storage capacitor 312 or 332 according to control signal group SG2.
Initially, source driver 220 provides original data signals to sub-pixels, the processing unit subsequently processes the original data signals to generate a new data signal and provides the processed result (new data signal) to the corresponding sub-pixel. Because source driver 220 does not repeatedly provide data signals, the power consumption is reduced.
Sample-hold device 410 latches voltage stored in storage capacitor 322 to generate a latch signal SL1 according to a control signal C1 of the control signal group SG2. In this embodiment, sample-hold device 410 comprises a transistor 411 and a capacitor 412. Transistor 411 is an N type transistor and is connected to capacitor 412 in series between data line D1 and control device 430.
Inverter 420 inverts the latch signal SL1 to generate an inverted signal SIL1 according to a control signal C2 of the control signal group SG2. In this embodiment, inverter 420 comprises transistors 421 and 422. Transistors 421 and 422 are N type transistors and connected in series between data line D1 and control device 430.
Control device 430 transmits the inverted signal SIL1 to storage capacitor 312 or 322 according to a control signal C3 of the control signal group SG2. In this embodiment, control device 430 comprises transistor 431 and 432. Transistor 431 is an N type transistor and transistor 432 is a P type transistor.
Because the source and the drain of a transistor are determined according to the direction of the current, the two terminals of the transistor are referred to source/drain and drain/source. Transistor 431 comprises a gate receiving the control signal C3, a drain/source coupled to storage capacitor 312, and a source/drain coupled to inverter 420. Transistor 432 comprises a gate receiving the control signal C3, a drain/source coupled to storage capacitor 322 and sample-hold device 410, and a source/drain coupled to the source/drain of transistor 431.
When the control signal C3 is high, the inverted signal SIL1 is transmitted to storage capacitor 312. When the control signal C3 is low, the inverted signal SIL1 is transmitted to storage capacitor 322. In this embodiment, the control signals C1 and C2 are the same.
Assuming that the level of one control signal is high or low, the corresponding device is activated or deactivated.
Processing unit 323 transmits the inverted signal SIL1 to storage capacitor 312, 322, or 332 according to the control signals C1˜C3. Additionally, processing unit 333 transmits the inverted signal SIL2 to storage capacitor 322 or 332 or a next storage capacitor (not shown) according to the control signals C1˜C3.
For example, if control signal C3 is continuously low, processing unit 323 transmits the inverted signal SIL1 to storage capacitor 322 and processing unit 333 transmits the inverted signal SIL2 to storage capacitor 332. If control signal C3 changes from low to high, processing unit 323 transmits the inverted signal SIL1 to storage capacitor 312 and processing unit 333 transmits the inverted signal SIL2 to storage capacitor 322.
If control signals C1 and C3 are high and control signal C2 is low, sample-hold device 510 receives voltage stored in storage capacitor 312 and sample-hold device 540 receives voltage stored in storage capacitor 322. When control signal C2 are high and control signals C1 and C3 is low, sample-hold device 510 and inverter 520 process voltage stored in storage capacitor 312 to generate the inverted signal SIL1 and subsequently stores the inverted signal SIL1 in storage capacitor 322. Similarly, sample-hold device 540 and inverter 550, process voltage stored in storage capacitor 322 to generate the inverted signal SIL2 and subsequently stores the inverted signal SIL2 in storage capacitor 332.
As discussed above, processing unit processes the voltage stored in the corresponding storage capacitor and transmits the processed result to the previous or the next storage capacitor according to the control signal group. For example, processing unit 323 processes the voltage stored in the storage capacitor 322 and transmits the processed result to the previous storage capacitor 312 or the next storage capacitor 332 according to the control signal group SG2.
If the voltage is transmitted to the previous storage capacitor, a last sub-pixel comprising the next storage capacitor is disposed in a non-display region and other sub-pixels are disposed in a display region. The non-display region is not capable of displaying images and the display region is capable of displaying images. Taking
When imperceptible changes occur between images, the processing unit processes the voltage stored in the corresponding storage capacitor and transmits the processed result to the previous or the next storage capacitor. If the images displayed in the display panel are the same, the processing unit transmits the processed result to the corresponding storage capacitor. The source driver initially provides original data signals to all sub-pixels and the processing unit subsequently processes the original data signals to generate new data signals, thus, power consumption is reduced.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.