This application claims priority to Chinese Patent Application No. 201810239181.1, submitted with Chinese Patent Office on Mar. 22, 2018, titled “DISPLAY PANEL, DISPLAY APPARATUS AND DRIVING METHOD THEREOF”, which is incorporated herein by reference in its entirety.
The present disclosure relates to the field of display technologies, and more particularly, to a display panel, a display apparatus and a driving method of the display apparatus.
Liquid Crystal Display (LCD) apparatuses and Organic Light Emitting Diode (OLED) display apparatuses occupy leading positions in the present market of display apparatuses. The continuous developments of smart wearable technology and mobile application technology lead to higher request to the power consumption of the display apparatuses.
In a first aspect, a display panel is provided. The display panel includes a plurality of sub-pixels each corresponding to one color. Each sub-pixel includes a plurality of display units and a plurality of driving sub-circuits that are in one-to-one correspondence with the plurality of display units. Each driving sub-circuit is configured to drive a corresponding one of the plurality of display units to be in a bright state or a dark state. The plurality of driving sub-circuits are configured to drive at least two of the plurality of display units to display different display brightness in the bright state.
In some embodiments, the plurality of display units includes at least three display units.
In some embodiments, the at least three display units are sequentially arranged along an extending direction of a gate line of the display panel. Alternatively, the at least three display units 11 are sequentially arranged along an extending direction of a data line of the display panel.
In some embodiments, display brightness of the at least three display units are different from each other in the bright state.
In some embodiments, ratios of areas of the at least three display units to an area of the sub-pixel are the same.
In some embodiments, display brightness of the at least three display units in the one sub-pixel are different in the bright state, and the at least three of the display units of the one sub-pixel have a same area proportion of the one sub-pixel.
In some embodiments, each display unit includes liquid crystals, and a pixel electrode and a common electrode which are configured to drive the liquid crystals, and common electrodes of display units of the display panel are electrically connected to each other.
In some embodiments, each driving sub-circuit includes a data input circuit and a storage circuit. The data input circuit is coupled to a gate line, a data line and the storage circuit, and a point on a connecting line between the data input circuit and the storage circuit is set as a first node. The data input circuit is configured to transmit a signal from the gate line to the first node under control of a signal from the gate line. The storage circuit is coupled to the first node, the gate line, a first voltage terminal, a second voltage terminal, a third voltage terminal, a fourth voltage terminal and a pixel electrode, and is configured to transmit a signal from the third voltage terminal or a signal from the fourth voltage terminal to the pixel electrode under controls of a signal from the first node, a signal from the gate line, a signal from the first voltage terminal and a signal from the second voltage terminal.
In some embodiments, the storage circuit includes a first latch circuit, a second latch circuit, a latch control circuit and a driving control circuit. The first latch circuit is coupled to the first node, the first voltage terminal, the second voltage terminal and the second latch circuit, and a point on a connecting line between the first latch circuit and the second latch circuit is set as a second node. The first latch circuit is configured to transmit a signal from the first voltage terminal or a signal from the second voltage terminal to the second node under control of a signal from the first node. The second latch circuit is coupled to the second node, the first voltage terminal, the second voltage terminal and the latch control circuit, and is configured to transmit a signal from the first voltage terminal or a signal from the second voltage terminal to the latch control circuit under control of a signal from the second node. The latch control circuit is further coupled to the gate line and the first node, and is configured to transmit a signal from the second latch circuit to the first node under control of a signal from the gate line. The driving control circuit is coupled to the first node, the second node, the third voltage terminal, the fourth voltage terminal and the pixel electrode, and is configured to transmit a signal from the fourth voltage terminal to the pixel electrode under control of a signal from the first node or transmit a signal from the third voltage terminal to the pixel electrode under control of a signal from the second node.
In some embodiments, the data input circuit includes a first transistor, a gate of the first transistor is coupled to the gate line, a gate of the first transistor is coupled to the gate line, a first electrode of the first transistor is coupled to the data line, and a second electrode of the first transistor is coupled to the first node.
In some embodiments, the latch control circuit includes a sixth transistor, a gate of the sixth transistor is coupled to the gate line, and a second electrode of the sixth transistor is coupled to the first node, wherein the first transistor and the sixth transistor are mutually N-type and P-type transistors.
In some embodiments, the first latch circuit includes a second transistor and a third transistor, and the second transistor and the third transistor are mutually N-type and P-type transistors. A gate of the second transistor is coupled to the first node, a first electrode of the second transistor is coupled to the first voltage terminal, and a second electrode of the second transistor is coupled to the second node. A gate of the third transistor is coupled to the first node, a first electrode of the third transistor is coupled to the second voltage terminal, and a second electrode of the third transistor is coupled to the second node.
In some embodiments, the second latch circuit includes a fourth transistor and a fifth transistor, and the fourth transistor and the fifth transistor are mutually N-type and P-type transistors. A gate of the fourth transistor is coupled to the second node, a first electrode of the fourth transistor is coupled to the first voltage terminal, and a second electrode of the fourth transistor is coupled to the first electrode of the sixth transistor. A gate of the fifth transistor is coupled to the second node, a first electrode of the fifth transistor is coupled to the second voltage terminal, and a second electrode of the fifth transistor is coupled to the first electrode of the sixth transistor.
In some embodiments, each driving sub-circuit is configured to drive a corresponding one of the plurality of display units to display one brightness in the bright state.
In a second aspect, a display apparatus is provided. The display apparatus includes the display panel described in the first aspect.
In a third aspect, a driving method for the display apparatus described in the second aspect is provided. The method includes: scanning sub-pixels of the display apparatus row by row; and inputting voltage signals that are not completely the same to fourth voltage terminals and data lines coupled to driving sub-circuits corresponding to display units in each sub-pixels of a row of sub-pixels in response to a scanning of the raw of sub-pixels, so that display brightness of at least two of the display units in the bright state are different.
In some embodiments, each display unit includes liquid crystals, and a pixel electrode and a common electrode which are configured to drive the liquid crystals. The driving method further comprises: inputting an alternating voltage to the common electrode, wherein a difference value between a voltage input from the third voltage terminal and the alternating voltage is 0; and inputting alternating voltages to fourth voltage terminals coupled to the driving sub-circuits respectively, wherein differences between the voltages input to the fourth voltage terminals and the alternating voltage of current input to the common electrode are not completely equal.
In order to more clearly describe technical solutions of embodiments of the present disclosure, the drawings used in the description of the embodiments will be briefly introduced below. Obviously, the drawings in the following description are only some embodiments of the present disclosure, and for those persons skilled in the art, without paying any creative effort, other drawings are also obtained according to these drawings.
The technical solutions in the embodiments of the present disclosure will be described clearly and completely with reference to the accompanying drawings in the embodiments of the present disclosure. Obviously, the described embodiments are merely some but not all of embodiments of the present disclosure. All other embodiments made on the basis of the embodiments of the present disclosure by a person of ordinary skill in the art without paying any creative effort shall be included in the protection scope of the present disclosure.
Memory in Pixel (MIP) technology has broad prospects in the display field because it has characteristics such as simple structure and low cost without changing LCD processes and developing new materials. By using MIP technology, built-in storage circuits of pixels in a display panel may automatically store and update display image data. When a display image is updated at a lower frequency, updated frequencies of pixels in the display panel are lower, thereby reducing the power consumption required by the display panel.
However, in the related art, in the products (e.g., the products including sub-pixels of three primary colors) using a MIP LCD display technology, one sub-pixel may only display one kind of brightness in a bright state, and one sub-pixel may only be in only two states, i.e., the bright state and a dark state. For a pixel including three sub-pixels in a product, it may only achieve transformations for eight colors (2×2×2). In this way, products using MIP LCD display technology have fewer display colors, and thus the products have low color performance.
Some embodiments of the present disclosure provide a display panel, and as shown in
The bright state herein refers to a state in which light is emitted from the display unit. The dark state herein refers to a state in which no light is emitted from the display unit. In some examples, the brightness herein is 0 in the dark state. In some embodiments, each driving sub-circuit 12 is configured to drive a corresponding one of the plurality of display units 11 to display one brightness in the bright state.
In some embodiments, the plurality of sub-pixels 10 of the display panel include sub-pixels that configured to display three primary colors, and the plurality of display units of each sub-pixel display the same color. Alternatively, the plurality of sub-pixels 10 further include sub-pixels that display white. Of course, the constitution of the plurality of sub-pixels is not limited to the above situations herein.
The three primary colors are red, blue and green. For example, a first primary color is red, a second primary color is green, and a third primary color is blue. Alternatively, the three primary colors are cyan, magenta and yellow. For example, the first primary color is cyan, the second primary color is magenta, and the third primary color is yellow. Of course, the three primary colors may be other colors, which may be set according to actual requirements.
In some embodiments, in the display panel shown in
Four kinds of brightness that sub-pixel 10 may achieve are as follows.
Gray level 0: G1 and G2 are in the dark state.
Gray level 1: G1 is in the bright state, and G2 is in the dark state.
Gray level 2: G2 is in the bright state, and G1 is in the dark state.
Gray level 3: G1 and G2 are in the bright state.
In some other embodiments, as shown in
It is only some examples that one sub-pixel 10 shown in
Each display unit 11 corresponds to a driving sub-circuit 12, and the plurality of display units 11 of each sub-pixel 10 display independently under driving of the plurality of driving sub-circuits 12
In some embodiments, sizes of the plurality of display units 11 are the same. Alternatively, sizes of the plurality of display units 11 are different.
The description “at least two display units 11 of the at least three display units 11 display different display brightness in the bright state” refers to that any two of the at least three display units 11 display different display brightness in the bright state, or the display brightness of the at least three display units 11 in the bright state are different from each other.
By taking any pixel including three sub-pixels in the display panel as an example, the gray levels of the pixel are described in detail below.
In some embodiments, each pixel includes three sub-pixel 10, and each sub-pixel 10 shown in
Gray level 0: G1, G2 and G3 are in the dark state.
Gray level 1: G1 (G2) is in the bright state, and G2 (G1) and G3 are in the dark state.
Gray level 2: G3 is in the bright state, and G1 and G2 are in the dark state.
Gray level 3: G1 and G2 are in the bright state, and G3 is in the dark state.
Gray level 4: G1 (G2) and G3 are in the bright state, G2 (G1) is in the dark state.
Gray level 5: G1, G2 and G3 are in the bright state.
In this way, the sub-pixel can display six gray levels, and the pixel can display 6×6×6=216 colors.
In some embodiments, each sub-pixel 10 shown in
The display brightness of the display units G1, G2, and G3 in the bright state is shown in (7) of
Gray level 0: G1, G2 and G3 are in the dark state.
Gray level 1: G1 is in the bright state, and G2 and G3 are in the dark state.
Gray level 2: G2 is in the bright state, and G1 and G3 are in the dark state.
Gray level 3: G3 is in the bright state, and G1 and G2 are in the bright state.
Gray level 4: G1 and G2 are the bright state, and G3 is the dark state.
Gray level 5: G1 and G3 are in the bright state, and G2 is in the dark state.
Gray level 6: G2 and G3 are in the bright state, and G1 is in the dark state.
Gray level 7: G1, G2 and G3 are in the bright state.
In this way, the sub-pixel can display eight gray levels, and the pixel can display 8×8×8=512 colors.
In the display panel provided by some embodiments of the present disclosure, the sub-pixel 10 is divided into the plurality of display units 11 and each display unit 11 is driven independently by a corresponding driving sub-circuit 12, so that the display brightness of the plurality of display units 11 in the bright state are controlled to be not completely the same, thereby increasing the number of gray levels that the sub-pixels 10 may display. In this way, any pixel of the display panel may display at least 216 colors, which greatly increases the number of the display colors of the product adopting the MIP LCD display technology, and enhance the color performances of the product.
In some embodiments, as shown in
Since the at least three display units 11 in one sub-pixel 10 are simultaneously driven during display, sequentially arranging the at least three display units 11 along the extending direction of the gate line of the display panel may reduce the number of gate lines in the display panel. In this situation, one gate line drives all of the display units 11 in one row of sub-pixels.
In some embodiments, as shown in
During display, the at least three display units 11 in one sub-pixel 10 are driven simultaneously, and the at least three display units 11 are respectively input gate driving signals at the same time.
In order to improve display effects, as shown in
As shown in
That is, one sub-pixel 10 includes pixel electrodes which are supplied different signals respectively. Thus, the display units 11 may be controlled to display different brightness. Structures of the display units 11 are the same as those of the sub-pixels in the related art, and the structure of the sub-pixel in
As shown in
The data input circuit 121 is coupled to a gate line Gate, a data line Data, and the storage circuit 122. For convenience of description, a first node A is introduced, and the first node A is a point on a connecting line between the data input circuit 121 and the storage circuit 122. The data input circuit 121 is configured to transmit a signal from the data line Data to the first node A under control of a signal from the gate line Gate.
The storage circuit 122 is coupled to the first node A, the gate line Gate, a first voltage terminal V1, a second voltage terminal V2, a third voltage terminal V3, a fourth voltage terminal V4, and a pixel electrode. The storage circuit 122 is configured to transmit a signal from the third voltage terminal V3 or a signal from the fourth voltage terminal V4 to the pixel electrode under controls of signals from the first node A, the gate line Gate, the first voltage terminal V1 and the second voltage terminal V2.
The driving sub-circuits 12 respectively coupled to display units 11 include storage circuits 122, and make the display units 11 to maintain a display of a current screen under actions of the storage circuits 122 in a state where the data lines Data do not transmit new signals, so that the display panel has a pixel self-refresh function to achieve low-speed driving of data transmission, and a refresh frequency may be reduced to 1 Hz, which reduces the power consumption of the display panel.
As shown in
The first latch circuit 1221 is coupled to the first node A, the first voltage terminal V1, the second voltage terminal V2 and the second latch circuit 1222. For convenience of description, a second node B is introduced, and the second node B is a point on a connecting line between the first latch circuit 1221 and the second latch circuit 1222. The first latch circuit 1221 is configured to transmit a signal from the first voltage terminal V1 or a signal from the second voltage terminal V2 to the second node B under control of a signal from the first node A.
The second latch circuit 1222 is coupled to the second node B, the first voltage terminal V1, the second voltage terminal V2 and the latch control circuit 1223, and is configured to transmit the signal from a first voltage terminal V1 or a signal from the second voltage terminal V2 to the latch control circuit 1223 under control of a signal from the second node B.
The latch control circuit 1223 is further coupled to the gate line Gate and the first node A, and is configured to transmit the signal from the second latch circuit 1222 to the first node A under control of a signal from the gate line Gate.
The driving control circuit 1224 is coupled to the first node A, the second node B, the third voltage terminal V3, the fourth voltage terminal V4 and the pixel electrode, and is configured to transmit a signal from the fourth voltage terminal V4 to the pixel electrode under control of a signal from the first node A or transmit a signal from the third voltage terminal V3 to the pixel electrode under the control of a signal from the second node B.
It will be noted that the data input circuit may include a plurality of first transistors M1 connected in parallel. The above is only an example of the data input circuit, and other structures having the same functions as the data input circuit are not described herein, but all should belong to the protection scope of the present disclosure.
As shown in
It will be noted that the first latch circuit 1221 may further include a plurality of switching transistors connected in parallel with the second transistor M2, and/or a plurality of switching transistors connected in parallel with the third transistor M3. The above is only an example of the first latch circuit 1221, and other structures having the same functions as the first latch circuit 1221 are not described herein, but all should belong to the protection scope of the present disclosure.
As shown in
It will be noted that the second latch circuit 1222 may further include a plurality of switching transistors connected in parallel with the fourth transistor M4, and/or a plurality of switching transistors connected in parallel with the fifth transistor M5. The above is only an example of the second latch circuit 1222, and other structures having the same functions as the second latch circuit 1222 are not described herein, but all should belong to the protection scope of the present disclosure.
As shown in
It will be noted that the latch control circuit 1223 may further include a plurality of switching transistors connected in parallel with the sixth transistor. The above is only an example of the latch control circuit 1223, and other structures having the same functions as the latch control circuit 1223 are not described herein, but all should belong to the protection scope of the present disclosure.
As shown in
It will be noted that the driving control circuit 1224 may further include a plurality of switching transistors connected in parallel with the seventh transistor M7, and/or a plurality of switching transistors connected in parallel with the eighth transistor M8. The above is only an example of the driving control circuit 1224, and other structures having the same functions as the driving control circuit 1224 are not described herein, but all should belong to the protection scope of the present disclosure.
It will be noted that the first transistor M1 and the sixth transistor M6, the second transistor M2 and the third transistor M3, as well as the fourth transistor M4 and the fifth transistor M5 are mutually N-type and P-type transistors. That is to say, when the first transistor M1, the third transistor M3 and the fifth transistor M5 are N-type transistors, the second transistor M2, the fourth transistor M4, and the sixth transistor M6 are P-type transistors. Alternatively, when the first transistor M1, the third transistor M3, and the fifth transistor M5 are P-type transistors, the second transistor M2, the fourth transistor M4, and the sixth transistor M6 are N-type transistors. N-type transistor is turned on in response to a high level, and is cut off in response to a low level, whereas P-type transistor is just the opposite.
In some examples, the first electrodes of above transistors are drains and the second electrodes are sources. Alternatively, the first electrodes are sources, and the second electrodes are drains.
In addition, the transistors in the above pixel circuit may be divided into enhancement type transistors and depletion type transistors according to different conductivity manners of the transistors.
In some embodiments, as shown in
Based on the above description for the structure of the driving sub-circuit, a process of driving the above driving sub-circuit will be described in detail below with reference to
In a case where the display unit 11 is in the bright state, the gate line Gate inputs a signal in a high level, and the data line Data inputs a signal in a high level. Based on this, an equivalent circuit diagram of the driving sub-circuit shown in
Subsequently, the gate line Gate and the data line Data input signals in a low level. Based on this, an equivalent circuit diagram of the driving sub-circuit shown in
In a case where the display unit 11 is in the dark state, the gate line Gate inputs a signal in the high level, and the data line Data inputs a signal in the low level. Based on this, an equivalent circuit diagram of the driving sub-circuit shown in
Then, the gate line Gate and the data line Data input signals in the low level. Based on this, an equivalent circuit diagram of the driving sub-circuit shown in
As shown in
In some embodiments, the first voltage terminals V1, the second voltage terminals V2, the third voltage terminals V3, and the gate lines Gate coupled to the plurality of driving sub-circuits 12 corresponding to the plurality of display units 11 in one sub-pixel 10 are coupled to respective same voltage terminals, and the fourth voltage terminals V4 and data lines Data are coupled to different voltage terminals.
That is, the signals received by the first voltage terminals V1 of the plurality of driving sub-circuits 12 in each sub-pixel 10 are the same and synchronized. Therefore, in order to simplify the circuit structure, these first voltage terminals V1 may be coupled to one voltage terminal. Similarly, the second voltage terminals V2 of the plurality of driving sub-circuits 12 in each sub-pixel 10 may be coupled to one voltage terminal. The third voltage terminals V3 of the plurality of driving sub-circuits 12 in each sub-pixel 10 may be coupled to one voltage terminal. The gate lines Gate coupled to the plurality of driving sub-circuits 12 in each sub-pixel 10 may be coupled to one signal terminal. The data line Data of each driving sub-circuit 12 independently transmits signals, and the fourth voltage terminal V4 also independently transmits signals.
As shown in
The beneficial effects of the display apparatus provided in some embodiments of the present disclosure are the same as those of the above display panel, and are not described herein again.
Some embodiments of the present disclosure provide a driving method for the display apparatus described in the above embodiments. As shown in
In S101, sub-pixels 10 of the display apparatus are scanned row by row.
In S102, voltage signals that are not completely the same are respectively input to fourth voltage terminals V4 and data lines Data coupled to driving sub-circuits 12 corresponding to display units 11 in each sub-pixel of a row of sub-pixels 10 in response to a scanning of the raw of sub-pixels, so that the display brightness of at least two of the display units 11 in the bright state are different.
In this way, for each sub-pixel 10, by inputting a driving signal to each display unit 11 in each sub-pixel of the row of sub-pixels 10, different display units 11 are controlled to display different brightness, so that the sub-pixels 10 display an image according to preset gray levels. Each sub-pixel 10 has more gray levels, which makes the display apparatus more colorful.
Better color performance may be achieved by combining the display apparatus having special structures of sub-pixels 10 provided by some embodiments of the present disclosure with special driving waveforms.
As shown in
An alternating voltage is input to the common electrode 113, and a difference between a voltage input from the third voltage terminal V3 and the alternating voltage is 0. In addition, alternating voltages are input to fourth voltage terminals V4 coupled to the driving sub-circuits 12 respectively, and differences between the voltages input to the fourth voltage terminals V4 and the alternating voltage are not completely equal.
The third voltage terminal V3 may be coupled to a signal terminal via which signals are input to the common electrode 113.
In addition, by inputting the alternating voltage to the common electrode 113, a variation of the voltage difference between the pixel electrode 112 and the common electrode 113 is reduced, and the power consumption may be further reduced.
The foregoing descriptions are merely some implementation manners of the present disclosure, but the protection scope of the present disclosure is not limited thereto. Any person skilled in the art could readily conceive of changes or replacements within the technical scope of the present disclosure, which shall all be included in the protection scope of the present disclosure. Therefore, the protection scope of the present disclosure shall be subject to the protection scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
2018 1 0239181 | Mar 2018 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
20070008263 | Kim | Jan 2007 | A1 |
20100103339 | Shimoshikiryoh et al. | Apr 2010 | A1 |
20100302131 | Tsubata | Dec 2010 | A1 |
20110242149 | Yoshida et al. | Oct 2011 | A1 |
20110273493 | Yoshiga et al. | Nov 2011 | A1 |
20130063499 | Tanaka | Mar 2013 | A1 |
20130235060 | Tamaki et al. | Sep 2013 | A1 |
20140092080 | Fukunaga | Apr 2014 | A1 |
20150325165 | Mori | Nov 2015 | A1 |
20170092178 | Lee | Mar 2017 | A1 |
Number | Date | Country |
---|---|---|
1854831 | Nov 2006 | CN |
101191914 | Jun 2008 | CN |
101636690 | Jan 2010 | CN |
101878448 | Nov 2010 | CN |
102243834 | Nov 2011 | CN |
102246222 | Nov 2011 | CN |
103309068 | Sep 2013 | CN |
10-2011-0067450 | Jun 2011 | KR |
Entry |
---|
First Office Action issued in corresponding Chinese Application No. 201810239181.1, dated Dec. 18, 2019, with English translation. |
Number | Date | Country | |
---|---|---|---|
20190295483 A1 | Sep 2019 | US |