The present disclosure relates to the field of display technology, and in particular, to a display panel and a driving method thereof, and a display device.
In the related art, in a dynamic screen switching process of a display panel, image drag (also known as dynamic image drag) may occur, which will easily lead to display panel flicker.
It is to be understood that the above information disclosed in the Background section is only for enhancement of understanding of the background of the present disclosure and therefore it may contain information that does not form the prior art that is already known to a person skilled in the art.
An aspect of the present disclosure provides a display panel, including: a plurality of pixel driving circuits, including: a driving circuit, connected to a first node, a second node, and a third node, and configured to input, in response to a signal from the first node, a driving current to the third node through the second node, and a first switching unit, having a first terminal connected to the third node and a second terminal connected to a sensing signal terminal, and configured to electrically connect, in response to a signal at a control terminal of the first switching unit, the third node and the sensing signal terminal; and a first gate driving circuit, including a plurality of first output terminals, the first output terminal being provided to correspond to the pixel driving circuit, and being connected to the control terminal of the first switching unit in the pixel driving circuit corresponding to the first output terminal, wherein a driving cycle of the pixel driving circuit includes a data writing stage, a plurality of light-emitting stages, and a black frame insertion stage provided between adjacent light-emitting stages, and the first output terminal is configured to output an active level pulse during the data writing stage and the black frame insertion stage of the pixel driving circuit corresponding to the first output terminal.
In an embodiment of the present disclosure, the driving circuit includes: a driving transistor, having a first electrode connected to the second node, a second electrode connected to the third node, and a gate electrode connected to the first node, the first switching unit includes: a first transistor, having a first electrode connected to the third node, a second electrode connected to the sensing signal terminal, and a gate electrode connected to a first gate driving signal terminal, the pixel driving circuit further includes: a second transistor, having a first electrode connected to the first node, a second electrode connected to a data signal terminal, and a gate electrode connected to a second gate driving signal terminal; and a capacitor, connected between the first node and the third node.
In an embodiment of the present disclosure, the first gate driving circuit includes a plurality of first shift register units in cascade connection, and the first shift register unit includes: a first input circuit, connected to a first power supply terminal, a first clock signal terminal, a fourth node, a fifth node, a second clock signal terminal, and configured to transmit, in response to a signal from the first clock signal terminal, a signal from the first power supply terminal to the fourth node, and transmit, in response to a signal from the fourth node, a signal from the second clock signal terminal to the fifth node; a second input circuit, connected to the first power supply terminal, the first clock signal terminal, a first signal input terminal, a second power supply terminal and a sixth node, and configured to transmit, in response to the signal from the first clock signal terminal, the signal from the first power supply terminal to the sixth node, and transmit, in response to a signal from the first signal input terminal and the signal from the first clock signal terminal, a signal from the second power supply terminal to the sixth node; a first output circuit, connected to the sixth node, a seventh node, the first power supply terminal, a first signal output terminal and the second power supply terminal, and configured to transmit, in response to a signal from the sixth node, the signal from the second power supply terminal to the first signal output terminal, and transmit, in response to a signal from the seventh node, the signal from the first power supply terminal to the first signal output terminal, wherein the seventh node is connected to the fifth node; a first pull-down circuit, connected to the seventh node, the sixth node, the second power supply terminal and the fourth node, and configured to transmit, in response to the signal from the sixth node, the signal from the second power supply terminal to the seventh node and the fourth node; and a second pull-down circuit, connected to the fourth node, the sixth node, the second clock signal terminal and the second power supply terminal, and configured to transmit, in response to the signal from the fourth node and the signal from the second clock signal terminal, the signal from the second power supply terminal to the sixth node, wherein the first signal output terminal of the first shift register unit forms the first output terminal of the first gate driving circuit.
In an embodiment of the present disclosure, the first shift register unit further includes: an isolating circuit, connected to the fifth node, the seventh node and the second clock signal terminal, and configured to electrically connect, in response to the signal from the second clock signal terminal, the fifth node and the seventh node; a first reset circuit, connected to the sixth node, the first power supply terminal and a first reset signal terminal, and configured to transmit, in response to a signal from the first reset signal terminal, the signal from the first power supply terminal to the sixth node.
In an embodiment of the present disclosure, the first input circuit includes: a third transistor, having a first electrode connected to the first power supply terminal, a second electrode connected to the fourth node, and a gate electrode connected to the first clock signal terminal; a fourth transistor, having a first electrode connected to the second clock signal terminal, a second electrode connected to the fifth node, and a gate electrode connected to the fourth node; and a first capacitor, connected to the fourth node, the second input circuit includes: a fifth transistor, having a first electrode connected to the first power supply terminal and a gate electrode connected to the first clock signal terminal; a sixth transistor, having a first electrode connected to a second electrode of the fifth transistor, a second electrode connected to the sixth node, and a gate electrode connected to the first clock signal terminal; and a seventh transistor, having a first electrode connected to the second power supply terminal, a second electrode connected to the second electrode of the fifth transistor, and a gate electrode connected to the first signal input terminal.
In an embodiment of the present disclosure, the first output circuit includes: an eighth transistor, having a first electrode connected to the first power supply terminal, a second electrode connected to the first signal output terminal, and a gate electrode connected to the seventh node; a second capacitor, connected to the seventh node; a ninth transistor, having a first electrode connected to the second power supply terminal, a second electrode connected to the first signal output terminal, and a gate electrode connected to the sixth node; and a third capacitor, connected to the sixth node.
In an embodiment of the present disclosure, the first pull-down circuit includes: a tenth transistor, having a first electrode connected to the seventh node, a second electrode connected to the second power supply terminal, and a gate electrode connected to the sixth node; and an eleventh transistor, having a first electrode connected to the fourth node, a second electrode connected to the second power supply terminal, and a gate electrode connected to the sixth node, the second pull-down circuit includes: a twelfth transistor, having a first electrode connected to the second power supply terminal and a gate electrode connected to the fourth node; and a thirteenth transistor, having a first electrode connected to a second electrode of the twelfth transistor, a second electrode connected to the sixth node and a gate electrode connected to the second clock signal terminal.
In an embodiment of the present disclosure, the isolating circuit includes: a fourteenth transistor, having a first electrode connected to the fifth node, a second electrode connected to the seventh node, and a gate electrode connected to the second clock signal terminal, and the first reset circuit includes: a fifteenth transistor, having a first electrode connected to the first power supply terminal, a second electrode connected to the sixth node, and a gate electrode connected to the first reset signal terminal.
In an embodiment of the present disclosure, the pixel driving circuit further includes: a second transistor, having a first electrode connected to the first node, and a second electrode connected to a data signal terminal, the display panel further includes: a second gate driving circuit, including a plurality of second output terminals, the second output terminal being provided to correspond to the pixel driving circuit, and the second output terminal being connected to a gate electrode of the second transistor in the pixel driving circuit corresponding to the second output terminal, the second output terminal is configured to output the active level pulse during the data writing stage of the pixel driving circuit corresponding to the second output terminal.
In an embodiment of the present disclosure, a frame of the display panel includes a blank time period, and during the blank time period of the frame, at least a portion of the pixel driving circuit is in a sensing stage, and the sensing stage of the pixel driving circuit includes a sensing signal writing stage, a charging stage, a sampling stage, and a data signal writing back stage, the second output terminal corresponding to the pixel driving circuit which is in the sensing stage is further configured to respectively output the active level pulse during the sensing signal writing stage and the data signal writing back stage of the pixel driving circuit, and the first output terminal corresponding to the pixel driving circuit which is in the sensing stage is further configured to output the active level pulse in the sensing stage of the pixel driving circuit.
In an embodiment of the present disclosure, the second gate driving circuit includes a plurality of second shift register units in cascade connection, and the second shift register unit includes: a second output circuit, connected to an eighth node, a second signal output terminal and a third clock signal terminal, and configured to transmit, in response to a signal from the eighth node, a signal from the third clock signal terminal to the second signal output terminal, wherein the second signal output terminal of the second shift register unit is configured to form the second output terminal of the second gate driving circuit; and a first control circuit, connected to the eighth node, a fourth clock signal terminal, the second signal output terminal, a tenth node, an eleventh node, and a first control signal terminal, and configured to transmit, in response to a signal from the first control signal terminal, a signal from the second signal output terminal to the tenth node, transmit, in response to a signal from the tenth node, a signal from the fourth clock signal terminal to the eleventh node, and transmit, in response to the signal from the fourth clock signal terminal, a signal from the eleventh node to the eighth node, the first shift register unit further includes: a second control circuit, connected to the eleventh node, the fourth clock signal terminal and the fourth node in the second shift register unit corresponding to the second control circuit, and configured to transmit, in response to the signal from the fourth clock signal terminal, the signal from the eleventh node to the fourth node, wherein the second shift register unit and the first shift register unit corresponding to the same the pixel driving circuit correspond to each other, and the second shift register unit corresponds to the second control circuit in the first shift register unit corresponding to the second shift register unit.
In an embodiment of the present disclosure, the second shift register unit further includes: a third input circuit, connected to a third power supply terminal, the eighth node and a second signal input terminal, and configured to transmit, in response to a signal from the second signal input terminal, a signal from the third power supply terminal to the eighth node; a third pull-down circuit, connected to the third power supply terminal, the eighth node, a fourth power supply terminal, a ninth node and the second signal output terminal, and configured to transmit, in response to the signal from the third power supply terminal, the signal from the third power supply terminal to the ninth node, and transmit, in response to a signal from the ninth node, a signal from the fourth power supply terminal to the second signal output terminal and the eighth node; a fourth pull-down circuit, connected to the eighth node, the fourth power supply terminal, and the ninth node, and configured to transmit, in response to the signal from the eighth node, the signal from the fourth power supply terminal to the ninth node; a second reset circuit, connected to the eighth node, the fourth power supply terminal, and a second reset signal terminal, and configured to transmit, in response to information from the second reset signal terminal, the signal from the fourth power supply terminal to the eighth node; and a third reset circuit, connected to the eighth node, the fourth power supply terminal and a third reset signal terminal, and configured to transmit, in response to a signal from the third reset signal terminal, the signal from the fourth power supply terminal to the eighth node.
In an embodiment of the present disclosure, the third input circuit includes: a sixteenth transistor, having a first electrode connected to the third power supply terminal, a second electrode connected to the eighth node, and a gate electrode connected to the second signal input terminal, the third reset circuit includes: a seventeenth transistor, having a first electrode connected to the fourth power supply terminal, a second electrode connected to the eighth node, and a gate electrode connected to the third reset signal terminal, the second output circuit includes: an eighteenth transistor, having a first electrode connected to the third clock signal terminal, a second electrode connected to the second signal output terminal, and a gate electrode connected to the eighth node; and a fourth capacitor, connected to the eighth node, the third pull-down circuit includes: a nineteenth transistor, having a first electrode connected to the third power supply terminal, a second electrode connected to the ninth node, and a gate electrode connected to the third power supply terminal; a twentieth transistor, having a first electrode connected to the eighth node, a second electrode connected to the fourth power supply terminal, and a gate electrode connected to the ninth node; and a twenty-seventh transistor, having a first electrode connected to the fourth power supply terminal, a second electrode connected to the second signal output terminal, and a gate electrode connected to the ninth node, the fourth pull-down circuit includes: a twenty-first transistor, having a first electrode connected to the ninth node, a second electrode connected to the fourth power supply terminal, and a gate electrode connected to the eighth node, and the second reset circuit includes: a twenty-second transistor, having a first electrode connected to the fourth power supply terminal, a second electrode connected to the eighth node, and a gate electrode connected to the second reset signal terminal.
In an embodiment of the present disclosure, the first control circuit includes: a twenty-third transistor, having a first electrode connected to the second signal output terminal, a second electrode connected to the tenth node, and a gate electrode connected to the first control signal terminal; a twenty-fourth transistor, having a first electrode connected to the fourth clock signal terminal, a second electrode connected to the eleventh node, and a gate electrode connected to the tenth node; a twenty-fifth transistor, having a first electrode connected to the eleventh node, a second electrode connected to the eighth node, and a gate electrode connected to the fourth clock signal terminal; and a fifth capacitor, connected to the tenth node.
In an embodiment of the present disclosure, the second control circuit includes: a twenty-sixth transistor, having a first electrode connected to the eleventh node, a second electrode connected to the fourth node, and a gate electrode connected to the fourth clock signal terminal.
In an embodiment of the present disclosure, the first power supply terminal and the third power supply terminal share a same power supply terminal, and the second power supply terminal and the fourth power supply terminal share a same power supply terminal.
In an embodiment of the present disclosure, the display panel further includes: a first clock signal line, connected to the first clock signal terminal of the first shift register unit in an odd cascade and the second clock signal terminal of the first shift register unit in an even cascade; and a second clock signal line connected to the second clock signal terminal of the first shift register unit in the odd cascade and the first clock signal terminal of the first shift register unit in the even cascade.
In an embodiment of the present disclosure, the display panel further includes: a fourth clock signal line, connected to the fourth clock signal terminal in each of the first shift register units; and a reset signal line, connected to the first reset signal terminal in each of the first shift register units and the second reset signal terminal in each of the second shift register units.
An aspect of the present disclosure provides a driving method for driving the display panel described above, including: outputting the active level pulse through the first output terminal during the data writing stage, the black frame insertion stage, and the sensing stage of the pixel driving circuit corresponding to the first output terminal; and outputting the active level pulse through the second output terminal during the data writing stage, the sensing signal writing stage, and the data signal writing back stage of the pixel driving circuit corresponding to the second output terminal.
An aspect of the present disclosure provides a display device including the display panel described above.
It is to be understood that the above general description and the following detailed description are only exemplary and illustrate, and do not intend to limit the present disclosure.
The accompanying drawings herein are incorporated into and form a part of the specification, illustrate embodiments consistent with the present disclosure, and are used in conjunction with the specification to explain the principle of the present disclosure. Obviously, the accompanying drawings in the following description are only some of the embodiments of the present disclosure, and those skilled in the art may obtain other accompanying drawings from these drawings without creative work.
Example embodiments will now be described more fully with reference to the accompanying drawings. However, the example embodiments can be implemented in a variety of forms and should not be construed as being limited to the examples set forth herein; rather, these embodiments are provided so that the present disclosure is more comprehensive and complete and the concept of the example embodiments is conveyed comprehensively to those skilled in the art. The same reference numerals in the drawings indicate the same or similar structures, and thus detailed descriptions thereof will be omitted.
The terms “a”, “an”, “said” are used to indicate the presence of one or more elements/components/etc.; and the terms “comprising” and “having” are used to indicate an open-ended meaning and mean that there may be an additional element/component/etc. in addition to the listed element/component/etc.
As shown in
As shown in
It is to be noted that one driving period of the pixel driving circuit is from the starting moment of the data writing stage of a current frame to the starting moment of the data writing stage of a next frame. The active level is a potential that can drive a target circuit to operate normally, for example, when the first transistor T1 is an N-type transistor, the active level outputted from the first gate driving signal terminal G1 is a high level. Accordingly, the inactive level is logically opposite to the active level. In addition, the black screen signal and the reset signal output from the sensing signal terminal Sense may be provided by the reference voltage generating circuit 34, and the potentials of the black screen signal and the reset signal may be the same or different.
As shown in
In an embodiment of the present disclosure, on the one hand, the first output terminal O1 may be configured to input an active level pulse to the first gate driving signal terminal G1 of the pixel driving circuit during the data writing stage and the black frame insertion stage of the pixel driving circuit corresponding thereto, so as to enable the pixel driving circuit to realize the black frame insertion driving described above. The black frame insertion driving method can solve a technical problem of image drag during dynamic screen switching of the display panel. On the other hand, the structure of the pixel driving circuit in the display panel is simple, and the pixel driving circuit occupies less space, thereby facilitating the design of a high-resolution display panel.
In an embodiment of the present disclosure, as shown in
In an embodiment, the first power supply terminal VGH1 is an active level signal terminal and the second power supply terminal VGL1 is an inactive level signal terminal. The driving method of the first shift register unit GOAL may include a first stage, a second stage, a third stage, and a fourth stage. In the first stage, the first signal input terminal IN1 and the first clock signal terminal CLK1 output an active level, and the second clock signal terminal CLK2 outputs an inactive level. The first input circuit 11 transmits the active level signal of the first power supply terminal VGH1 to the fourth node N4, and the seventh node N7 and the first signal output terminal OUT1 maintain the inactive level of the previous stage. In the second stage, the first signal input terminal IN1 and the second clock signal terminal CLK2 output the active level, and the first clock signal terminal CLK1 outputs the inactive level. The first input circuit 11 transmits the active level of the second clock signal terminal to the fifth node under the action of the fourth node N4, the active level of the fifth node N5 is transmitted to the seventh node, and the first output circuit transmits the active level signal of the first power supply terminal VGH1 to the first signal output terminal OUT1 under the action of the seventh node N7. Meanwhile, the second pull-down circuit 15 outputs an inactive level of the second power supply terminal VGL1 to the sixth node N6 under the action of the fourth node N4 and the second clock signal terminal CLK2. In the third stage, the first signal input terminal IN1 and the first clock signal terminal CLK1 output the inactive level, and the second clock signal terminal CLK2 outputs the active level. The fourth node N4 maintains the active level of the previous stage, the first input circuit 11 transmits the active level of the second clock signal terminal CLK2 to the fifth node under the action of the fourth node N4, the active level of the fifth node N5 is transmitted to the seventh node, and the first output circuit transmits the active level signal of the first power supply terminal VGH1 to the first signal output terminal OUT1 under the action of the seventh node N7. In the fourth stage, the first signal input terminal IN1 and the second clock signal terminal CLK2 output the inactive level, and the first clock signal terminal CLK1 outputs the active level. The second input circuit 12 transmits the active level signal of the first power supply terminal VGH1 to the sixth node N6 under the action of the first clock signal terminal CLK1, the first output circuit 13 transmits the inactive level of the second power supply terminal VGL1 to the first signal output terminal OUT1 under the action of the sixth node N6, and at the same time, the first pull-down circuit 14 transmits the inactive level of the second power supply terminal VGL1 to the fourth node N4 and the seventh node N7 under the action of the sixth node N6.
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, the third transistor T3 to the fifteenth transistor T15 may be N-type transistors. The first power supply terminal VGH1 may be a high level signal terminal and the second power supply terminal VGL1 may be a low level signal terminal.
As shown in
In the first stage t1, the first signal input terminal IN1 and the first clock signal terminal CLK1 output a high level, and the second clock signal terminal CLK2 outputs a low level. The third transistor T3 is turned on to transmit a high level signal from the first power supply terminal VGH1 to the fourth node N4. The seventh node N7, and the first signal output terminal maintain the low level of the previous stage.
In the second stage t2, the first signal input terminal IN1 and the second clock signal terminal CLK2 output a high level, and the first clock signal terminal CLK1 outputs a low level. The fourth transistor T4 is turned on under the action of the fourth node N4 to transmit the high level signal of the second clock signal terminal CLK2 to the fifth node N5, the voltage of the fourth node N4 is further pulled up under the coupling action of the first capacitor C1, the fourteenth transistor T14 is turned on to transmit the high level signal of the fifth node N5 to the seventh node N7, and the eighth transistor T8 is turned on under the action of the seventh node N7 to transmit the high level signal of the first power supply terminal VGH1 to the first signal output terminal OUT1. At the same time, the twelfth transistor T12 and the thirteenth transistor T13 are turned on, and the low level signal of the second power supply terminal VGL1 is transmitted to the sixth node N6.
In the third stage t3, the first signal input terminal IN1 and the first clock signal terminal CLK1 output a low level, and the second clock signal terminal CLK2 outputs a high level. The fourth node N4 maintains the high level of the previous stage, the fourth transistor T4 is turned on under the action of the fourth node N4 to transmit the high level signal of the second clock signal terminal CLK2 to the fifth node N5, the voltage of the fourth node N4 is further pulled up under the coupling action of the first capacitor C1, the fourteenth transistor T14 is turned on to transmit the high level signal of the fifth node N5 to the seventh node N7, and the eighth transistor T8 is turned on under the action of the seventh node N7 to transmit the high level signal of the first power supply terminal VGH1 to the first signal output terminal OUT1. At the same time, the twelfth transistor T12 and the thirteenth transistor T13 are turned on, and the low level signal of the second power supply terminal VGL1 is transmitted to the sixth node N6.
In the fourth stage t4, the first signal input terminal IN1 and the second clock signal terminal CLK2 output a low level, and the first clock signal terminal CLK1 outputs a high level. The fifth transistor T5 and the sixth transistor T6 are turned on under the action of the first clock signal terminal CLK1, and the high level signal of the first power supply terminal VGH1 is transmitted to the sixth node N6, and the ninth transistor T9 is turned on under the action of the sixth node N6 to transmit the low level signal of the second power supply terminal VGL1 to the first signal output terminal OUT1. Meanwhile, the eleventh transistor T11 and the tenth transistor T10 are turned on under the action of the sixth node N6, and the low level signal of the second power supply terminal VGL1 is transmitted to the fourth node N4 and the seventh node N7.
The first shift register unit may shift and output the signal of the first signal input terminal IN1 via the first signal output terminal OUT1. As shown in
As shown in
As shown in
In an embodiment of the present disclosure, in the blank time period Tb of a frame, at least some of the pixel driving circuits are in the sensing stage, and the display panel may sequentially sense the pixel driving circuits in the blank time periods of different frames, for example, it may sense the pixel driving circuits of a first row during the blank time period of a first frame, and sense the pixel driving circuits of a second row during the blank time period of a second frame. The second output terminal O2 corresponding to the pixel driving circuit in the sensing stage may also be configured to respectively output an active level pulse in the sensing signal writing stage and the data signal writing back stage of the pixel driving circuit, thereby realizing the sensing of the pixel driving circuit.
In an embodiment of the present disclosure, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, as shown in
In an embodiment, the sixteenth transistor T16 to the twenty-fifth transistor T25, and the twenty-seventh transistor T27 may be N-type transistors, the third power supply terminal VGH2 may be a high level signal terminal, and the fourth power supply terminal VGL2 may be a low level signal terminal.
As shown in
As shown in
As shown in
In the first stage t1, the second signal input terminal IN2 and the first control signal terminal OE of the second shift register unit of the first cascade output a high level signal, and the third clock signal terminal CLK3 and the fourth clock signal terminal CLK4 thereof output a low level signal. The sixteenth transistor T16 is turned on under the action of the second signal input terminal IN2, and a high level signal of the third power supply terminal VGH2 is transmitted to the eighth node N8 through the sixteenth transistor T16, and the eighteenth transistor T18 is turned on under the action of the eighth node N8 to transmit a low level signal of the third clock signal terminal CLK3 to the second signal output terminal OUT2. At the same time, the twenty-first transistor T21 is turned on and a low level signal of the fourth power supply terminal VGL2 is transmitted to the ninth node N9 to turn off the twentieth transistor T20 and the twenty-seventh transistor T27.
In the second stage t2, the second signal input terminal IN2, the first control signal terminal OE, and the fourth clock signal terminal CLK4 of the second shift register unit of the first cascade output a low level signal, and the third clock signal terminal CLK3 thereof outputs a high level signal. The eighteenth transistor T18 transmits the high level signal of the third clock signal terminal CLK3 to the second signal output terminal OUT2 under the action of the eighth node N8. At the same time, the voltage of the eighth node N8 is pulled up under the coupling action of the fourth capacitor C4. In addition, the twenty-first transistor T21 is turned on and the low level signal of the fourth power supply terminal VGL2 is transmitted to the ninth node N9 to turn off the twentieth transistor T20 and the twenty-seventh transistor T27.
In the third stage t3, the second signal input terminal IN2, the first control signal terminal OE, the fourth clock signal terminal CLK4, and the third clock signal terminal CLK3 of the second shift register unit of the first cascade output a low level signal, and the reset signal terminal Re3 thereof outputs a high level signal under the action of the second signal output terminal OUT2 of the second shift register unit GOA2 of the second cascade. The seventeenth transistor T17 is turned on, the fourth power supply terminal VGL2 inputs a low level signal to the eighth node N8, the nineteenth transistor T19 is turned on under the action of the third power supply terminal VGH2 to transmit the high level signal from the third power supply terminal VGH2 to the ninth node N9, and the twenty-seventh transistor T27 is turned on under the action of the ninth node N9 to transmit the low level signal from the fourth power supply terminal VGL2 to the second signal output terminal OUT2. Meanwhile, the twentieth transistor T20 is turned on under the action of the ninth node N9 to transmit the low level signal of the fourth power supply terminal VGL2 to the eighth node N8.
For the second shift register unit of the eleventh cascade:
In the fourth stage t4, the second signal output terminal of the second shift register unit GOA2 of the eleventh cascade outputs a high level signal, and at the same time, the first control signal terminal OE thereof outputs a high level signal, and the high level signal output from the second signal output terminal of the second shift register unit GOA2 of the eleventh cascade is transmitted to the tenth node N10 thereof through the twentieth thirteenth transistor T23 thereof. That is, the first control signal terminal OE may select to write the high level signal to the tenth node in the second shift register unit of any cascade by controlling the time period in which the high level pulse signal is output.
In the fifth stage t5 in the blank time period Tb, the fourth clock signal terminal CLK4 outputs a high level signal, and the twenty-fourth transistor T24 and the twenty-fifth transistor T25 are turned on to transmit the high level signal of the fourth clock signal terminal CLK4 to the eleventh node N11 and the eighth node N8.
In the sixth stage t6 in the blank time period, the third clock signal terminal of the second shift register unit of the eleventh cascade outputs a high level signal, and the eighteenth transistor T18 is turned on to transmit the high level signal of the third clock signal terminal to the second signal output terminal of the second shift register unit of the eleventh cascade.
In the seventh stage t7 in the blank time period, the third clock signal terminal of the second shift register unit of the eleventh cascade outputs a high level signal, and the eighteenth transistor T18 is turned on to transmit the high level signal of the third clock signal terminal to the second signal output terminal of the second shift register unit of the eleventh cascade.
Then in the first stage of a next frame, the first control signal terminal OE outputs a high level signal, and the twenty-third transistor T23 is turned on to transmit a low level signal of the second signal output terminal OUT2 in the second shift register unit of the eleventh cascade to the tenth node N10.
In an embodiment, the second gate driving circuit 2 may select a pixel driving circuit row to be sensed in a current frame via the first control signal terminal OE. In this regard, the sixth stage in
As shown in
The second signal input line LIN2 is connected to the second signal input terminal IN2 of the second shift register unit of the first cascade, the second reset signal line LTrst2 is connected to the second reset signal terminal Trst2 of the second shift register unit of each cascade, the first control signal line LOE is connected to the first control signal terminal OE of the second shift register unit of each cascade, and the fourth clock signal line LC4 is connected to the fourth clock signal terminal CLK4 of the second shift register unit of each cascade. It should be appreciated that in other embodiments, the second gate driving circuit may adopt other CLK architectures, for example, a 3CLK architecture, a 5CLK architecture, and the like.
As shown in
In an embodiment, as shown in
Correspondingly, as shown in
In an embodiment, the first reset circuit 16 may include a fifteenth transistor T15 having a first electrode connected to the first power supply terminal VGH1, a second electrode connected to the sixth node N6, and a gate electrode connected to the first reset signal terminal Trst1. The second control circuit 18 may include a twenty-sixth transistor T26 having a first electrode connected to the eleventh node N11, a second electrode connected to the fourth node N4, and a gate electrode connected to the fourth clock signal terminal CLK4. The fifteenth transistor T15 and the twenty-sixth transistor T26 may be N-type transistors.
As shown in
As shown in
The sense driving stage Tc in
As shown in
As shown in
As shown in
In an embodiment, the first power supply terminal VGH1 and the third power supply terminal VGH2 may share the same power supply terminal, and the second power supply terminal VGL1 and the fourth power supply terminal VGL2 may share the same power supply terminal.
In an embodiment, the fourth clock signal line in the first gate driving circuit and the fourth clock signal line in the second gate driving circuit may share the same signal line, and the first reset signal line in the first gate driving circuit and the second reset signal line in the second gate driving circuit may share the same signal line.
An embodiment of the present disclosure also provides a method for driving the display panel described above, and the method includes:
The driving method has been described in detail in the foregoing and will not be repeated herein.
An embodiment of the present disclosure also provides a display device including the display panel as described above. The display device may be a display device for a mobile phone, a tablet computer, or a television.
Those skilled in the art may easily conceive of other embodiments of the present disclosure upon consideration of the specification and practice of the invention disclosed herein. The present disclosure is intended to cover any variations, uses, or adaptations of the present disclosure that follow the general principles of the present disclosure and include the common general knowledge or conventional technical means in the technical field not disclosed by the present disclosure. The specification and embodiments are to be regarded as exemplary only, with the true scope and spirit of the present disclosure being indicated by the following claims.
It is to be understood that the present disclosure is not limited to the precise structures described above and illustrated in the accompanying drawings, and that various modifications and changes may be made without departing from the scope thereof. The scope of the present disclosure is limited only by the appended claims.
The present application is a U.S. National Stage of International Application No. PCT/CN2022/083798 filed on Mar. 29, 2022, the entire contents of which are incorporated herein by reference.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2022/083798 | 3/29/2022 | WO |