This application makes reference to, incorporates the same herein, and claims all benefits accruing under 35 U.S.C. §119 from an application for DISPLAY PANEL DRIVING METHOD earlier filed in the Korean Intellectual Property Office on 26 Feb. 2004 and there duly assigned Serial No. 2004-13073.
1. Field of the Invention
The present invention relates to displays, and in particular to high definition plasma displays with many scanning lines, and in particular to modifying voltage waveforms applied to electrodes during an address period to prevent addressing failure.
2. Description of the Related Art
Plasma display panels (PDPs) offer a large screen to display an image thereon. In high definition (HD-PDPs), there is a large number of scanning lines in the display. However, a problem exists in that address discharge is more apt to fail in the addressing of the later lines of pixel selection. What is needed is a way to overcome the problem of increased risk of failure in addressing the higher number scan lines in a display with many scanning lines without lengthening the temporal size of the address period.
It is therefore an object of the present invention to provide a way to overcome the increased risk of address failure in a plasma display panel having many scanning lines.
It is also an object of the present invention to provide a method of overcoming the problem of address failure in selecting pixels in a PDP.
It is further an object of the present invention to provide improved electrical signals that can be applied to the electrodes of a PDP during the address period that will result in less failure.
It is still an object of the present invention to provide a display panel driving method for enhancing reliability of an address discharge.
These and other objects can be achieved by a display panel driving method using driving waveforms for first, second and address electrodes during the address period. The method involves applying sequentially scanning pulses to a plurality of first electrodes during the address period, applying a bias voltage to second electrodes, and applying address data to address electrodes, reducing an upper voltage of the scanning pulses over time while maintaining scanning pulse amplitude throughout the address period. A potential between the upper voltage and a lower voltage of scanning pulses applied to the first electrodes being constant while reducing the voltage to the first electrodes, and reducing a bias voltage applied to the second electrodes over time during a predetermined time in the address period.
A period during which the voltage of the scanning pulses is reduced coincides with a period during which the bias voltage is reduced. The bias voltage is reduced over a predetermined time in a period during which the upper voltage of the scanning pulses is reduced. A reduction rate that the bias voltage is reduced is identical to a reduction rate of the upper voltage of the scanning pulses.
The bias voltage may be reduced gradually and continuously. The bias voltage may instead be reduced step by step at discrete times. The upper voltage of the scanning pulses may be reduced gradually and continuously. The upper voltage of the scanning pulses may be reduced step by step at discrete times. During the address period, the upper voltage (the amplitude of the pulses) of a signal applied to the address electrodes may increase over time. During the address period, the widths of the scanning pulses and address pulses may increase over time.
A more complete appreciation of the invention, and many of the attendant advantages thereof, will be readily apparent as the same becomes better understood by reference to the following detailed description when considered in conjunction with the accompanying drawings in which like reference symbols indicate the same or similar components, wherein:
Turning now to the figures,
The address electrode lines A1, A2, . . . , Am are formed in a predetermined pattern on an upper surface of the rear glass substrate 106. The lower dielectric layer 110 is located on the address electrode lines A1, A2, . . . , Am. The partition walls 114 are formed on the lower dielectric layer 110 parallel to the address electrode lines A1, A2, . . . , Am. The partition walls 114 partition discharge areas of display cells and prevents cross-talk between the display cells. The phosphor layers 112 are formed between each pair of adjacent partition walls 114.
The X electrode lines X1, . . . , Xn and Y electrode lines Y1, . . . , Yn constitute display electrode line pairs and are formed in a predetermined pattern on a lower surface of the front glass substrate 100 to intersect the address electrode lines A1, A2, . . . , Am. Each of the intersections forms a corresponding display cell. Each of the X-electrode lines X1, . . . , Xn and the Y-electrode lines Y1, . . . , Yn is formed by coupling a transparent electrode line, e.g., Xna or Yna composed of a transparent conductive material such as ITO (Indium Tin Oxide) with a metal electrode line Xnb or Ynb for enhancing conductivity. The upper dielectric layer 102 is located on the X-electrode lines X1, . . . , Xn and Y electrode lines Y1, . . . , Yn. A protection layer 104, for example, an MgO layer, protecting the panel 1 in a strong electric field, is formed on the rear surface of the upper dielectric layer 102. A discharge space 108 is filled with plasma-forming gas and is sealed.
A method for driving a plasma display panel as described above includes sequentially an initializing step, an address step, and a display sustain step in sub-field units. In the initializing step, electric charges of the display cells are uniformly distributed. In the address step, the state of electric charges in display cells to be selected and the state of electric charges in display cells not to be selected are set. In the display sustain step, display discharges are generated in the display cells selected in the address step. In the display sustain step, plasma is generated by the plasma-forming gas in the display cells so that the display discharges occur causing the phosphors 112 of the display cells to be excited by ultraviolet radiation from the plasma, thus generating light.
Turning now to
An Address-Display Separation (ADS) driving method, which is an example of a method for driving the plasma display panel 1 described above, is disclosed in U.S. Pat. No. 5,541,618 to Shinoda.
Referring to
The brightness of a plasma display panel is proportional to the number of sustain discharge pulses produced during the display sustain times S1, . . . , S8 in a unit frame. If a frame forming an image is represented by 8 sub-fields and 256 gradations, 1, 2, 4, 8, 16, 32, 64, and 128 sustain pulses can be allocated to the respective sub-fields SF1 through SF8, respectively. Therefore, for example, to obtain a brightness of 133 gradations, cells should be addressed and sustain-discharged during sub-fields SF1, SF3, and SF8 (see
The number of sustain-discharge pulses allocated to each sub-field can be variably set according to the weights of sub-fields on the basis of Automatic Power Control (APC). Also, the number of the sustain-discharge pulses allocated to the respective sub-fields can be changed according to gamma characteristics or panel characteristics. For example, the gradation 8 allocated to the sub-field SF4 can be decreased to 6 and the gradation 32 allocated to the sub-field SF6 can be increased to 34. Further, the number of sub-fields forming a frame can be changed according to a design rule.
Turning now to
During the reset period PR, reset pulses are applied to all scanning electrode line groups as to unconditionally perform write discharges, thus uniformly distributing wall charges in all display cells. Since the reset period PR is performed throughout the entire panel before the address period PA, the wall charges can be distributed uniformly. Accordingly, cells initialized during the reset period PR have a similar wall charge distribution.
The address period PA occurs after the reset period PR. During the address period PA, a bias voltage Ve is applied to the common (or bias) electrodes X to simultaneously turn on one of the scanning electrodes Y1, . . . , Yn and one of the address electrodes A1, . . . , Am at the location of a display cell to produce light, thus selecting a display cell. After the address period PA, sustain pulses Vs are applied alternately to the common electrodes X and then all the scanning electrodes Y1, . . . , Yn, so that the sustain-discharge period PS is performed. During the sustain-discharge period PS, a low voltage VG is applied to the address electrodes A1, . . . , Am.
The brightness of a PDP is controlled by the number of sustain-discharge pulses produced. As the number of sustain-discharge pulses produced during a sub-field or a TV field increases, the brightness increases.
In a PDP, the time used for addressing is very important for increasing the number of sub-fields or achieving a high resolution. Accordingly, to enhance the brightness and display various gradations, it is necessary to increase the time allocated for sustain discharge. However, in a PDP, since a period of a TV field is fixed, for example, at 60 Hz, or 16.67 ms, shortening an address period is required to increase a corresponding sustain discharge period.
However, as an address period becomes shorter, the reliability of address discharge deteriorates. Also, since a failure of address discharge results in a failure of sustain discharge, increasing a probability of success of address discharge is very important in achieving high resolution. If it is assumed that a lower voltage (or trough) of scanning pulses applied to scanning electrodes is Vsc−L and an upper voltage (or peak) of address data applied to address electrodes is Va, address discharge is generated due to a voltage difference (or amplitude of the pulse, Va−Vsc−L) between the voltages Vsc-L and Va.
However, plasma priming for address discharge occurring during the reset period PR is reduced with the elapse of time. Accordingly, during the latter portion of the address period PA, in the edge portions of the display panel, a probability of failure of addressing increases and a probability of low discharge also increases. This is because there is a longer gap in time between the end of the reset period and the addressing of the edge portion of the display.
If it is assumed that the widths of scanning pulses applied to a scanning line during the address period are 1.2-1.5 μs and a HD plasma display panel with 768 scanning lines is used, address discharge of a 700th scanning line Y700 is generated 840-1050 μs after address discharge of a first scanning line Y1. Accordingly, the 700th scanning line Y700 has a higher failure probability for address discharge due to the loss of spatial charges within discharge spaces of the scanning electrodes and the address electrodes than the first scanning line Y1.
In an effort to remedy this problem, increasing the widths of the scanning pulses to prevent such address discharge failure results in a reduction of the corresponding sustain discharge period PS. Thus, what is needed is some other solution to prevent the high failure rate of addressing scanning lines at the end of the address period.
A display panel driving method according to the present invention is provided to compensate for the reduction of priming particles in plasma by modifying scanning pulses while preventing a faulty discharge between scanning electrodes Y and bias electrodes X during an address period. Turning to
Turning now to
During an address period, if a scanning pulse width is ta, an address period is the product of ta and the number of scanning lines. Here, ta must be greater than the delay time td as described above so that address discharge can be generated without an error. Referring to
If the widths of scanning pulses applied to a scanning line are 1.2-1.5 μs and an HD plasma display panel with 768 scanning lines is used, address discharge is generated on a 700th scanning line 840-1050 μs after address discharge is performed on a first scanning line Y1. Accordingly, a failure probability of address discharge sharply increases for the final scanning lines due to the loss of space charges within the intersecting discharge spaces of the scanning electrodes and address electrodes.
HD-level PDPs include more scanning lines than other types of PDPs. Since a standby period after reset discharge is largest for the final scanning lines in an address period, a failure probability of address discharge also increases for the final scanning lines.
During addressing, priming particles are diffused inside cells, coupled to each other, and gradually disappear after a predetermined time elapses, when no external field exists. Accordingly, the density of priming particles generated by reset discharge decreases over time. In particular, ts greatly depends on the priming particles. Priming particles are made of space charges and excited neutrons. The density of the space charges sharply decrease by diffusing or drifting in 10-20 μs after discharging, resulting in the space charges disappearing. It is known that neutrons have longer lifetimes (about 300-400 μs) than space charges. It is also known that neutrons emit electrons as a result of deexcitation due to collision and tf and ts decrease when the density of the emitted electrons is maintained at a predetermined level.
As described above, since HD-level PDPs include more scanning lines than other types of PDPs, the discharge delay time reduction effect due to priming particles generated by reset discharge is worst for final scanning lines during an address period.
In detail, wall charge writing is performed for each scanning line through addressing. Since a time after reset discharge is changed according to an arrangement of the scanning lines and, accordingly, the number of priming particles facilitating addressing is changed, the address discharge delay time is changed. Accordingly, as the final scanning line is approached during the address period, a failure generation probability of address discharge increases.
A basic concept of the present invention is that a stable addressing operation can be performed by compensating for the loss of space charges due to the elapse of time after reset discharge by adjusting the waveform of scanning pulses in the address period while also adjusting the waveform applied to the bias electrode. The waveform applied to the bias electrode needs to also be adjusted to prevent faulty discharge between the bias electrodes and the scanning electrodes due to the change of the scanning pulse waveform. Here, the bias electrodes are the common electrodes X of
With reference to the address period PA of
Turning now to Table 1 below, Table 1 illustrates empirical results of address discharge failure probabilities for the case where the upper or peak voltage Vsc-H of scanning pulses is fixed and for the cases where the upper voltage Vsc-H is varied throughout the address period in an HD-level PDP having 768 scanning lines.
The percentage values illustrated in Table 1 are address discharge failure probabilities. As can be gleaned from Table 1, the address discharge failure probability significantly decreases near the edges of the PDP where the reduction rate of the upper voltage Vsc-H of the scanning pulses increases, as is represented by the right-most column in Table 1.
However, reducing the upper voltage Vsc-H causes faulty discharge between the scanning electrodes Y and the bias electrodes X. The present invention also recognizes this problem and thus also reduces the voltage applied to the bias X electrodes during the course of the address period so that the potential difference between the scanning Y electrodes and the bias X electrodes does not become too large.
In the present invention, a voltage applied to the bias electrodes X is also reduced from Ve-H to Ve-L during the address period, so that the faulty discharge between the bias electrodes X and the scanning electrodes Y, which may result from overly reducing the lower voltage of the scanning pulses applied to the scanning electrodes Y, can be avoided. Here, the reduction rate of the bias voltage and the reduction rate of the scanning voltage may be the same or may be different from each other, depending to the characteristics of a PDP.
Turning to
Turning now to
Referring to
Turning now to
Turning now to
Turning now to
In the embodiment illustrated in
Turning now to Table 2 below, Table 2 illustrates a combination of embodiments in which an upper voltage Va of address data, a scanning pulse width Δt, a bias voltage Ve and an upper voltage Vsc-H of a scanning pulse are changed gradually in order to perform a stable addressing operation in a HD-level plasma display panel having 768 scanning lines. In detail, the present invention can be embodied by (1) increasing an upper voltage Va of address data, by (2) increasing a scanning pulse width Δt, by (3) reducing both a bias voltage Ve and an upper voltage Vsc-H of a scanning pulse, or by performing a combination of two or more of any of action (1), (2) and (3). The upper voltage Vsc-H of a scanning pulse may be from 20V to −30V or from 20V to −50V.
Turning now to
Turning now to
The display driving method of the present invention can also be embodied as computer readable code on a computer readable recording medium. The computer readable recording medium is any data storage device that can store data which can be thereafter read by a computer system. Examples of the computer readable recording medium include read-only memory (ROM), random-access memory (RAM), CD-ROMs, magnetic tapes, floppy disks, optical data storage devices, and carrier waves. The computer readable recording medium can also be distributed over network coupled computer systems so that the computer readable code is stored and executed in a distributed fashion.
In particular, the panel driving method according to the present invention can be implemented by a programmable integrated circuit, for example, FPGA (Field Programmable Gate Array), which is made by a schematic or VHDL on a computer and connected to a computer. The recording medium includes such a programmable integrated circuit.
The display panel driving method according to the present invention can be applied to all plasma display apparatuses which use an address period in advance of selecting cells to be turned on and then perform a sustain period producing light in the selected cell. The display panel driving method according to the present invention can be applied to display panels in which addressing operations are performed for two or more sequential scanning lines after a period for obtaining optimal conditions for addressing, for example, a reset period.
As described above, in the display panel driving method according to the present invention, a bias voltage is reduced while an upper voltage of scanning pulses is also reduced over time during an address period. Accordingly, it is possible to prevent faulty discharge, which may occur between scanning electrodes and bias electrodes, while compensating for priming plasma in the latter portion of an address period.
Accordingly, by freely changing the upper voltage of the scanning pulses without generating faulty discharge between the scanning electrodes and bias electrodes during the address period, it is possible to adopt various schemes for address discharge and accordingly enhance the reliability of addressing.
In particular, in a plasma display panel using a discharge gas with a Xenon (Xe) partial pressure ratio of 10% or more, instability of address discharge due to the reduction of priming particles of plasma after the reset period is more serious. According to the present invention, address instability of such a plasma display panel using the discharge gas with the high xenon partial pressure rate can be removed, thus achieving a high picture-quality display panel.
While the present invention has been particularly illustrated and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2004-0013073 | Feb 2004 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5541618 | Shinoda | Jul 1996 | A |
5661500 | Shinoda et al. | Aug 1997 | A |
5663741 | Kanazawa | Sep 1997 | A |
5674553 | Sinoda et al. | Oct 1997 | A |
5724054 | Shinoda | Mar 1998 | A |
5786794 | Kishi et al. | Jul 1998 | A |
5952782 | Nanto | Sep 1999 | A |
RE37444 | Kanazawa | Nov 2001 | E |
6630916 | Shinoda | Oct 2003 | B1 |
6707436 | Setoguchi et al. | Mar 2004 | B2 |
6876343 | Myoung et al. | Apr 2005 | B2 |
6906690 | Lim | Jun 2005 | B2 |
7151510 | Whang et al. | Dec 2006 | B2 |
Number | Date | Country |
---|---|---|
02-148645 | Jun 1990 | JP |
2001-043804 | Feb 2001 | JP |
2001-325888 | Nov 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20050190120 A1 | Sep 2005 | US |