The present disclosure relates to display technologies, and in particular, to display panels and display devices.
In a display device, a gate driving circuit and a pixel circuit usually need to cooperate with each other to realize display with different refresh frequencies.
However, to realize different refresh frequencies in different areas, the gate driving circuit cannot satisfy outputting a drive requirement of two pulses. As a result, a gate driving signal required by a corresponding transistor in a pixel circuit cannot match an output signal of the gate driving circuit, a reset function of the pixel circuit cannot be completely performed, and afterimages and flickers are prone to occur.
According to a first aspect, the present disclosure provides a display panel. The display panel includes a first gate driving circuit providing a first gate driving signal, a second gate driving circuit providing a second gate driving signal, a third gate driving circuit providing a third gate driving signal, a fourth gate driving circuit providing a scanning signal, and a pixel circuit. The pixel circuit includes a driving transistor, a writing transistor, an initialization module, and a compensation transistor. A gate of the driving transistor is connected to a first node, a first electrode of the driving transistor is connected to a second node, and a second electrode of the driving transistor is connected to a third node. The writing transistor is connected in series between a data line and the second node or the third node, and a gate of the writing transistor is connected to the scanning signal. The initialization module is connected to at least one of the first node, the second node, and the third node, to perform resetting according to at least one of the first gate driving signal and the second gate driving signal. The compensation transistor is connected in series between the first node and the second node or the third node, and a gate of the compensation transistor is connected to the third gate driving signal. The compensation transistor remains a turned-on state in only one continuous time period in each frame, and the initialization module and the writing transistor are turned on in a time-sharing manner in the continuous time period.
According to a second aspect, the present disclosure provides a display device. The display device includes the above display panel. The display device further includes a light-emitting device, a storage capacitor, a boost capacitor, and a third initialization transistor, the storage capacitor is connected in series between the first node and the first power cable, the boost capacitor is connected in series between the first node and a scanning line, the light-emitting device is connected in series between the second light-emitting control transistor and the second power cable, the third initialization transistor is connected in series between a third initialization line and an anode of the light-emitting device, and a gate of the third initialization transistor is connected to the gate of the second initialization transistor.
The following describes specific implementations of the present disclosure in detail with reference to the accompanying drawings, to make the technical solutions and other beneficial effects of the present disclosure obvious.
The following clearly and completely describes technical solutions in the embodiments of the present disclosure with reference to the accompanying drawings in the embodiments of the present disclosure. Apparently, the described embodiments are only some embodiments rather than all embodiments of the present disclosure. All other embodiments obtained by a person skilled in the art based on the embodiments of the present disclosure without creative efforts shall fall within the protection scope of the present disclosure.
In addition, terms “first” and “second” are used merely for the purpose of description, and shall not be construed as indicating or implying relative importance or implying a quantity of indicated technical features. Therefore, a feature restricted by “first” or “second” may explicitly indicate or implicitly include one or more such features. In description of the present disclosure, “a plurality of” means at least two, such as two and more than two unless it is specifically defined otherwise.
Refer to
The plurality of gate driving circuits may include, for example, a first gate driving circuit GOA2 located on a left side of the display area AA. The first gate driving circuit GOA2 may provide a first gate driving signal NscanL for a gate of a first initialization transistor M4 in a pixel circuit P1 shown in
The display panel further includes a second gate driving circuit GOA5. The second gate driving circuit GOA5 provides a second gate driving signal EMR for a gate of a second initialization transistor M8 and a gate of a third initialization transistor M7 that are in the pixel circuit P1 shown in
The display panel further includes a third gate driving circuit GOA4 located on a right side of the display area AA. The third gate driving circuit GOA4 may provide a third gate driving signal NscanR for a gate of a compensation transistor M3 in the pixel circuit P1 shown in
The display area AA may be divided into a plurality of display partitions along a scanning direction, to implement display with different refresh frequencies in different display partitions or different split screens. The plurality of display partitions may be, for example, at least two of an upper ⅓ screen, a middle ⅓ screen, and a lower ⅓ screen, or may be more display partitions.
Both of the first gate driving circuit GOA2 and the third gate driving circuit GOA4 may use a gate driving circuit shown in
The display panel further includes two same fourth gate driving circuits GOA3, both of which use two-side drive to improve a drive capability. That is, a plurality of pixel circuits P1 in every two rows are connected to an output end of a shift register in each of two fourth gate driving circuits GOA3 through corresponding gate driving lines, so that a gate of a writing transistor M2 in the pixel circuit P1 shown in
The display panel further includes a fifth gate driving circuit GOA1. The fifth gate driving circuit GOA1 provides a light-emitting control signal EML for a gate of a first light-emitting control transistor M5 and a gate of a second light-emitting control transistor M6 that are in the pixel circuit P1 shown in
The cascade transmission module 11 includes a first pull-up node P, a first pull-down node Q, and a node D. The cascade transmission module 11 is configured to output a corresponding cascade signal Nscan_out according to a potential of the first pull-up node P and a potential of the first pull-down node Q. A cascade signal Nscan_out output by a shift register at a certain stage is used as a cascade signal Nscan_in of a shift register at a stage immediately subsequent to the certain stage.
The output module 12 includes a second pull-up node P1 and a second pull-down node Q1. The output module 12 is configured to output a corresponding gate driving signal NscanR/L according to a potential of the second pull-up node P1 and a potential of the second pull-down node Q1.
The first pull-down node Q and the second pull-down node Q1 are directly connected, or the first pull-down node Q and the second pull-down node Q1 may be a same node.
The frequency division control module 13 is connected between the first pull-up node P, the second pull-up node P1, and the node D. The frequency division control module 13 is configured to control the potential of the second pull-up node P1 according to a first frequency division control signal Control1, to control the output module 12 to output a gate driving signal NscanR/L with a positive pulse from a writing frame, and output a gate driving signal NscanR/L without a positive pulse from a maintaining frame in each frame, to drive a corresponding pixel circuit P1 to perform display with different refresh frequencies.
It should be noted that, by controlling switching of a transistor T20 using the node D, the potential of the second pull-up node P1 may be stabilized, so that a high potential (that is, a pulse amplitude) of the gate driving signal NscanR/L can be stabilized. A capacitor C5 may stabilize a potential of a control terminal of a transistor T18, so that the potential of the second pull-up node P1 can be further stabilized.
Compared to the gate driving circuit shown in
In other words, through control of the first frequency division control signal Control1 and/or the second frequency division control signal Control2, the gate driving circuit can drive the corresponding pixel circuit P1 to display with different refresh frequencies.
It should be noted that, VGH at a high-potential signal can control an N-channel transistor to be switched on or a P-channel transistor to be switched off; and VGL at a low-potential signal may control the N-channel transistor to be switched off or the P-channel transistor to be switched on. A frequency of a clock signal CK is the same as a frequency of a clock signal XCK, but a phase difference between the clock signal CK and the clock signal XCK is 180°.
Optionally, to simplify a preparation process and improve dynamic performance, each transistor in the above shift register is a thin film transistor of the same type. For example, the transistor may be a P-channel thin film transistor (e.g., a P-channel low temperature polysilicon thin film transistor). As another example, the transistor may be an N-channel thin film transistor as required.
To enable the upper ⅓ screen to display with the 60 Hz refresh frequency, a first frame is displayed with the 120 Hz refresh frequency, and the first frequency division control signal Control1 at a low potential is connected to the upper ⅓ screen to turn on the transistor T18 through the transistor T20. Under the control of the second pull-up node P1, a transistor T22 is turned on, and a gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding positive pulse. In a second frame of the 120 Hz refresh frequency, the first frequency division control signal Control1 at a high potential (H) is connected to the upper ⅓ screen to turn off the transistor T18. Under the control of the second pull-up node P1, the transistor T22 is turned off, and the gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding low potential. A combination of the first frame and the second frame is displayed with the 60 Hz refresh frequency. A scanning signal Pscan<1> in the upper ⅓ screen has a negative pulse synchronously and a data signal may be written into a gate of a driving transistor M1, the first frame may be referred to as a writing frame, and the second frame may be referred to as a maintaining frame.
To enable the middle ⅓ screen to display with the 120 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the first frequency division control signal Control1 at the low potential is connected to the middle ⅓ screen to switch on the transistor T18 through the transistor T20. Under the control of the second pull-up node P1, the transistor T22 is turned on, and a gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse. The second frame is displayed with the 120 Hz refresh frequency, and the first frequency division control signal Control1 at the low potential is connected to the middle ⅓ screen to turn on the transistor T18 through the transistor T20. Under the control of the second pull-up node P1, the transistor T22 is turned on, and the gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse. When the maximum refresh frequency is used for display, since a plurality of scanning signals Pscan<801> in the middle ⅓ screen each have a negative pulse synchronously and the data signal may be written into the gate of the driving transistor M1, each frame may be a writing frame.
A time sequence of the lower ⅓ screen and a time sequence of the upper ⅓ screen are the same, so that the lower ⅓ screen can be displayed with the 60 Hz refresh frequency. NscanR/L<1601> is a gate driving signal output from the lower ⅓ screen. Pscan<1601> is a scanning signal connected in the lower ⅓ screen.
To enable display of the upper ⅓ screen to display with the 60 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the second frequency division control signal Control2 at a low potential is connected to the upper ⅓ screen to turn on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and a gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding positive pulse. A second frame is displayed with the 120 Hz refresh frequency, the second frequency division control signal Control2 at a high potential (H) is connected to the upper ⅓ screen to turn off the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned off, and the gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding low potential. A combination of the first frame and the second frame is displayed with the 60 Hz refresh frequency. The first frame may be referred to as a writing frame, and the second frame may be referred to as a maintaining frame.
To enable the middle ⅓ screen to display with the 120 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the second frequency division control signal Control2 at a low potential is connected to the middle ⅓ screen to switch on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and a gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse. The second frame is displayed with the 120 Hz refresh frequency, and the second frequency division control signal Control2 at the low potential is connected to the middle ⅓ screen to switch on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and the gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse.
The time sequence of the lower ⅓ screen and the time sequence of the upper ⅓ screen are the same, so that the lower ⅓ screen can be displayed with the 60 Hz refresh frequency.
To enable the upper ⅓ screen to display with the 60 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, the first frequency division control signal Control1 at a low potential is connected to the upper ⅓ screen to turn on the transistor T18 through the transistor T20, and the second frequency division control signal Control2 at a low potential is connected to the upper ⅓ screen to turn on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and a gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding positive pulse. The second frame is displayed with the 120 Hz refresh frequency, the first frequency division control signal Control1 and the second frequency division control signal Control2 that are at a high potential (H) are connected to the upper ⅓ screen to turn off the transistor T17 and the transistor T18. Under the control of the second pull-up node P1, the transistor T22 is switched off, and the gate driving signal NscanR/L<1> in the upper ⅓ screen outputs a corresponding low potential.
To enable the middle ⅓ screen to display with the 120 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the first frequency division control signal Control1 of the low potential is connected to the middle ⅓ screen to turn on the transistor T18 through the transistor T20, and the second frequency division control signal Control2 at the low potential is connected to the middle ⅓ screen to turn on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and a gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse. The second frame is displayed with the 120 Hz refresh frequency, and the first frequency division control signal Control1 at the low potential is connected to the middle ⅓ screen to turn on the transistor T18 through the transistor T20, and the second frequency division control signal Control2 at the low potential is connected to the middle ⅓ screen to turn on the transistor T17. Under the control of the second pull-up node P1, the transistor T22 is turned on, and the gate driving signal NscanR/L<801> in the middle ⅓ screen outputs a corresponding positive pulse.
The time sequence of the lower ⅓ screen and the time sequence of the upper ⅓ screen are the same, so that the lower ⅓ screen can be displayed with the 60 Hz refresh frequency.
Based on the above analysis, it can be seen that the gate driving circuits shown in
However, in the pixel circuit P1 shown in
When the pixel circuit P1 shown in
In summary, for a technical problem mentioned above that a reset function of the pixel circuit P1 cannot be completely performed under different refresh frequencies, the present disclosure provides a pixel circuit P1. Refer to
A gate of the driving transistor M1 is connected to a first node C, a first electrode of the driving transistor M1 is connected to a second node A, and a second electrode of the driving transistor M1 is connected to a third node B.
The writing transistor M2 is connected in series between a data line and the second node A or the third node B, and a gate of the writing transistor M2 is connected to a scanning line.
The initialization module is connected to at least one of the first node C, the second node A, or the third node B, to perform resetting according to at least one of a first gate driving signal NscanL or a second gate driving signal EMR.
The first light-emitting control transistor M5 is connected in series between the second node A and a first power cable, and a gate of the first light-emitting control transistor M5 is connected to a light-emitting control line.
The second light-emitting control transistor M6 is connected in series between the third node B and a second power cable, and a gate of the second light-emitting control transistor M6 is connected to the light-emitting control line.
The compensation transistor M3 is connected in series between the first node C and the second node A or the third node B, and a gate of the compensation transistor M3 is connected to a third gate driving line.
The compensation transistor M3 remains a turned-on state in only one continuous time period in each frame, and the initialization module and the writing transistor M2 are turned on in a time-sharing manner in the continuous time period.
It may be understood that, in the pixel circuit P1 herein, through only one pulse of a gate driving signal, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame. Compared to a plurality of pulses of a gate driving signal, more driving methods for the pixel circuit P1 are obtained, and a quantity of high and low potential switching times of the gate driving signal and a quantity of switching times of the compensation transistor M3 are reduced, thereby reducing power consumption of the pixel circuit P1 and prolonging a service life of the compensation transistor M3.
In addition, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame, and the initialization module and the writing transistor M2 are turned on in the time-sharing manner in the continuous time period. In this way, the compensation transistor M3 and the initialization module can be controlled to be synchronously turned on in the continuous time period to reset the first node, the second node, and the third node once, and the compensation transistor M3 and the writing transistor M2 can also be controlled to be synchronously turned on in the continuous time period to write the data signal into the gate of the driving transistor M1, so that a threshold voltage drift of the driving transistor M1 can be reduced or prevented, and light-emitting luminance of the pixel circuit P1 can be stabilized, thereby reducing a risk of flickers.
It should be noted that, the scanning line is configured to transmit a scanning signal Pscan. The data line is configured to transmit a data signal data.
It should be noted that, the first power cable is configured to transmit a positive power signal VDD, the second power cable is configured to transmit a negative power signal VSS, and a potential of the positive power signal VDD is higher than a potential of the negative power signal VSS.
The light-emitting control line is configured to transmit a light-emitting control signal EML. The gate of the first light-emitting control transistor M5 and the gate of the second light-emitting control transistor M6 share one light-emitting control line, which saves a quantity of light-emitting control lines required by the pixel circuit P1, thereby reducing an area occupied by a display area and improving an aperture ratio and pixel density.
In some embodiments, the initialization module includes a first initialization transistor M4, the first initialization transistor M4 is connected in series between the first node C and a first initialization line, and a gate of the first initialization transistor M4 is connected to a first gate driving line. The first initialization transistor M4 and the writing transistor M2 are turned on in the time-sharing manner in the continuous time period.
It should be noted that, the first initialization line is configured to transmit a first initialization signal VI1. The first gate driving line is configured to transmit the first gate driving signal NscanL.
It may be understood that, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame. In this way, the compensation transistor M3 and the first initialization transistor M4 can be controlled to be synchronously turned on in the continuous time period to reset the first node C, the second node A, and the third node B once, so that a threshold voltage drift of the driving transistor M1 can be reduced or prevented, and light-emitting luminance of the pixel circuit P1 can be stabilized, thereby reducing a risk of flickers.
In some embodiments, the initialization module further includes a second initialization transistor M8, the second initialization transistor M8 is connected in series between a second initialization line and the second node A or the third node B, and a gate of the second initialization transistor M8 is connected to a second gate driving line. The first initialization transistor M4, the second initialization transistor M8, and the writing transistor M2 are turned on in the time-sharing manner in the continuous time period.
It may be understood that, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame, and the first initialization transistor M4, the second initialization transistor M8, and the writing transistor M2 are turned on in the time-sharing manner in the continuous time period. In this way, the compensation transistor M3 and the second initialization transistor M8 can be controlled to synchronously turn on in the continuous time period to reset the first node C, the second node A, and the third node B once; the compensation transistor M3 and the first initialization transistor M4 can also be controlled to synchronously turn on in the continuous time period to reset the first node C, the second node A, and the third node B once again; and the compensation transistor M3 and the writing transistor M2 can also be controlled to synchronously turn on in the continuous time period to write the data signal into the gate of the driving transistor M1, so that a threshold voltage drift of the driving transistor M1 can be reduced or prevented, and light-emitting luminance of the pixel circuit P1 can be stabilized, thereby reducing a risk of flickers.
The second initialization line is configured to transmit a second initialization signal VI3. The second gate driving line is configured to transmit the second gate driving signal EMR. The third gate driving line is configured to transmit a third gate driving signal NscanR.
The continuous time period may be a continuous time period of one pulse of the third gate driving signal NscanR.
Both of the first initialization transistor M4 and the compensation transistor M3 can be N-channel metal oxide thin film transistors to reduce electric leakage of the gate of the driving transistor M1, which reduces a luminance difference in maintaining the pixel circuit P1 at a low refresh frequency, thereby improving a flickering phenomenon.
The driving transistor M1, the second initialization transistor M8, the first light-emitting control transistor M5, and the second light-emitting control transistor M6 can be P-channel type low-temperature polysilicon thin film transistors, so as to improve dynamic performance of the pixel circuit P1.
In some embodiments, the pixel circuit P1 further includes at least one of a light-emitting device D1, a storage capacitor Cst, a boost capacitor Cboost, or a third initialization transistor M7. The storage capacitor Cst is connected in series between the first node C and the first power cable. The boost capacitor Cboost is connected in series between the first node C and the scanning line. The light-emitting device D1 is connected in series between the second light-emitting control transistor M6 and the second power cable. The third initialization transistor M7 is connected in series between a third initialization line and an anode of the light-emitting device D1, and a gate of the third initialization transistor M7 is connected to the gate of the second initialization transistor M8.
It should be noted that, the light-emitting device D1 may be an organic light-emitting diode, a micro-light-emitting diode, a mini-light-emitting diode, or a quantum dot light-emitting diode.
A channel type of the third initialization transistor M7 may be the same as a channel type of the second initialization transistor M8, for example, a P-channel low-temperature polysilicon thin film transistor. The gate of the third initialization transistor M7 and the gate of the second initialization transistor M8 share a same second gate driving line, which reduces a quantity of light-emitting control lines required by the pixel circuit P1, thereby reducing an occupied area of a display area and improving an aperture ratio and pixel density. In addition, the anode of the light-emitting device D1 can be reset synchronously following the second initialization transistor M8.
The third initialization line is configured to transmit a third initialization signal VI2.
A working process of the pixel circuit P1 shown in
In a first stage S1: the light-emitting control signal EML is at a high potential, and both the first light-emitting control transistor M5 and the second light-emitting control transistor M6 are switched off; the third gate driving signal NscanR is switched to a high potential, and the compensation transistor M3 is switched on; and the second gate driving signal EMR is switched to a low potential, both the second initialization transistor M8 and the third initialization transistor M7 are switched on, a potential of the first node C, a potential of the second node A, and a potential of the third node B are reset through the second initialization signal VI3, and the anode of the light-emitting device D1 is reset through the third initialization transistor M7.
In a second stage S2: the light-emitting control signal EML is at the high potential, and both the first light-emitting control transistor M5 and the second light-emitting control transistor M6 are switched off; the third gate driving signal NscanR still remains the high potential, and the compensation transistor M3 is switched on; and the first gate driving signal EML is switched to a high potential, the first initialization transistor M4 is switched on, and the potential of the first node C, the potential of the second node A, and the potential of the third node B are reset through the first initialization signal VI1.
In a third stage S3: the light-emitting control signal EML is at the high potential, and both the first light-emitting control transistor M5 and the second light-emitting control transistor M6 are switched off; the third gate driving signal NscanR still remains the high potential, and the compensation transistor M3 is switched on; and the scanning signal Pscan is switched to a low potential, the writing transistor M2 is switched on, and the data signal data successively passes through the writing transistor M2, the driving transistor M1, and the compensation transistor M3 to be written into the gate of the driving transistor M1.
In a fourth stage S4: the light-emitting control signal EML is at the high potential, and both the first light-emitting control transistor M5 and the second light-emitting control transistor M6 are switched off; the third gate driving signal NscanR is switched to a low potential, and the compensation transistor M3 is switched off; and the second gate driving signal EMR is switched to the low potential, both the second initialization transistor M8 and the third initialization transistor M7 are switched on, the second node A and the third node B are reset again through the second initialization transistor M8, and the anode of the light-emitting device D1 is reset again through the third initialization transistor M7.
In a fifth stage S5: the light-emitting control signal EML is at a low potential, and both the first light-emitting control transistor M5 and the second light-emitting control transistor M6 are switched on; and the light-emitting device D1 emits light.
It should be noted that, each frame includes a writing frame, and may further include a maintaining frame. Each writing frame or each maintaining frame includes the first stage S1, the second stage S2, the third stage S3, the fourth stage S4, and the fifth stage S5 sequentially in the time sequence. The continuous time period includes at least part of the first stage S1, the second stage S2, and at least part of the third stage S3i. In the first stage S1 of the writing frame, the compensation transistor M3 and the second initialization transistor M8 are in the turned-on state, to reset the potential of the first node C, the potential of the second node A, and the potential of the third node B through the second initialization line.
In other words, the compensation transistor M3 remains the turned-on state in the continuous time period of the writing frame, the first initialization transistor M4 is in the turned-on state in continuous duration of the writing frame, and the second initialization transistor M8 is in the turned-on state for a plurality of times in each writing frame or each maintaining frame.
In some embodiments, in the writing frame, a first conduction start time of the second initialization transistor M8 is earlier than a conduction start time of the first initialization transistor M4.
It should be noted that, as shown in
In some embodiments, in the writing frame, a conduction end time of the first initialization transistor M4 is earlier than a conduction end time of the compensation transistor M3, and the conduction end time of the compensation transistor M3 is earlier than second conduction start time of the second initialization transistor M8.
It should be noted that, as shown in
In some embodiments, as shown in
It should be noted that, compared to the third gate driving signal NscanR shown in
In some embodiments, as shown in
It should be noted that, in the present embodiment, the first node C, the second node A, and the third node B can be reset through a joint action of the compensation transistor M3 and the second initialization transistor M8; and the second node A and the third node B can also be reset through the second initialization transistor M8.
In some embodiments, in the writing frame, a pulse start moment of the first gate driving signal NscanL is equal to or later than a pulse start moment of the third gate driving signal NscanR, and a pulse end moment of the first gate driving signal NscanL is equal to or earlier than the pulse end moment of the third gate driving signal NscanR.
It should be noted that, in the present embodiment, through a joint action of the compensation transistor M3 and the first initialization transistor M4, the first node C can be reset; and the second node A and the third node B can also be reset.
To enable the upper ⅓ screen to display with the 60 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the first stage S1 to the fifth stage S5 in
A combination of the first frame and the second frame may be displayed with the 60 Hz refresh frequency.
To enable the middle ⅓ screen to display with the 120 Hz refresh frequency, the first frame is displayed with the 120 Hz refresh frequency, and the first stage S1 to the fifth stage S5 in
A time sequence of the lower ⅓ screen and a time sequence of the upper ⅓ screen are the same, so that the lower ⅓ screen can be displayed with the 60 Hz refresh frequency.
It should be noted that, another quantity of display partitions may be displayed with other refresh frequencies by analogy. For example, one display device may have one or more display partitions, and each display partition includes at least one row of pixel circuits P1. Each display partition may achieve a desired refresh frequency, for example, 30 Hz, 10 Hz, 5 Hz, or 1 Hz. Certainly, a maximum refresh frequency is also not limited to 120 Hz, and may alternatively be any refresh frequency of 240 Hz, 360 Hz, or higher.
In some embodiments, the present disclosure provides a display device, including the display panel provided in any one of the above embodiments.
It may be understood that, since the display device provided in the present embodiment includes the display panel provided in any one of the above embodiments, through only one pulse of a gate driving signal, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame can be implemented with only one pulse of a gate driving signal. Compared to a plurality of pulses of a gate driving signal, more driving methods for the pixel circuit P1 are obtained, and a quantity of high and low potential switching times of the gate driving signal and a quantity of switching times of the compensation transistor M3 are reduced, thereby reducing power consumption of the pixel circuit P1 and prolonging a service life of the compensation transistor M3.
In addition, the compensation transistor M3 remains the turned-on state in only one continuous time period in each frame, and the initialization module and the writing transistor M2 are turned on in the time-sharing manner in the continuous time period. In this way, the compensation transistor M3 and the initialization module can be controlled to be synchronously turned on in the continuous time period to reset the first node, the second node, and the third node once, and the compensation transistor M3 and the writing transistor M2 can also be controlled to be synchronously turned on in the continuous time period to write the data signal into the gate of the driving transistor M1, so that a threshold voltage drift of the driving transistor M1 can be reduced or prevented, and light-emitting luminance of the pixel circuit P1 can be stabilized, thereby reducing a risk of flickers.
In the foregoing embodiments, description of each embodiment focuses on a different part, and for parts that are not described in detail in one embodiment, reference may be made to the related description of other embodiments.
Some embodiments of the present disclosure have been described in detail above. The description of the above embodiments merely aims to help to understand the present disclosure. Many modifications or equivalent substitutions with respect to the embodiments may occur to those of ordinary skill in the art based on the present disclosure. Thus, these modifications or equivalent substitutions shall fall within the scope of the present disclosure.
| Number | Date | Country | Kind |
|---|---|---|---|
| 202310671305.4 | Jun 2023 | CN | national |
This application is a continuation of U.S. patent application Ser. No. 18/523,441, filed on Nov. 29, 2023, which claims priority to Chinese Patent Application No. 202310671305.4, filed on Jun. 6, 2023, the disclosure of which is incorporated herein by reference in its entirety.
| Number | Date | Country | |
|---|---|---|---|
| Parent | 18523441 | Nov 2023 | US |
| Child | 18912268 | US |