The present application claims the priority to Chinese Patent Application No. 202011043924.1, filed to the China National Intellectual Property Administration on Sep. 28, 2020 and entitled “Display substrate and manufacturing method therefor, display panel and display device”, which is incorporated in its entirety herein by reference.
The present disclosure relates to the field of display, and in particular to a display substrate and a manufacturing method therefor, a display panel and a display device.
The solution of “under-screen cameras” has emerged currently because of increasing demand of users for diversified use and design requirements for a high screen-to-body ratio of display devices. In the solution of “under-screen cameras”, with imaging modules such as cameras embedded in display regions, sizes of border regions of the display devices are reduced, thus increasing the screen-to-body ratio. At present, in the solution of “under-screen cameras”, a wiring mode of the display devices, set positions of pixel light emitting units, etc. have become the focus and difficulty of current research.
The above information disclosed in this part is only used for understanding of the background of the technical concept of the present disclosure, and therefore the information may contain information that does not constitute the prior art.
A display substrate provided in embodiments of the present disclosure includes:
a substrate;
a first display region and a second display region, arranged on the substrate;
a thin film transistor layer arranged on the substrate, and a planarization layer arranged at a side of the thin film transistor layer away from the substrate;
a plurality of signal traveling lines, electrically connected to the thin film transistor layer in the first display region;
a plurality of first electrodes arranged in the first display region and a plurality of second electrodes arranged in the second display region, where the plurality of first electrodes and the plurality of second electrodes are arranged at a side of the planarization layer away from the substrate;
a pixel defining layer arranged at a sides of the plurality of first electrodes and the plurality of second electrodes away from the substrate, where the pixel defining layer include a plurality of first openings arranged in the first display region and a plurality of second openings arranged in the second display region, each of the plurality of first openings exposes at least part of one of the plurality of first electrodes, and each of the plurality of second openings exposes at least part of one of the plurality of second electrodes;
a plurality of light emitting layers arranged on the plurality of first openings and the plurality of second openings; and
a plurality of third electrodes and a plurality of fourth electrodes, arranged at a side of the plurality of light emitting layers away from the substrate, where the plurality of third electrodes are arranged in the first display region, and the plurality of fourth electrodes are arranged in the second display region; and
an orthographic projection of each of the plurality of third electrodes on the substrate covers orthographic projections of M number of first openings on the substrate, and an orthographic projection of each of the plurality of fourth electrodes on the substrate covers orthographic projections of N number of second openings on the substrate, wherein M is less than N.
In some examples, M is equal to 1, N is greater than or equal to 2, and a quantity of the plurality of fourth electrode is 1.
In some examples, the display substrate further includes a plurality of third electrode wirings arranged in the first display region. The plurality of third electrode wirings is arranged at a side of the planarization layer away from the substrate.
In some examples, each of the plurality of third electrodes further includes a third electrode connection part corresponding to the each third electrode. The each third electrode is electrically connected to a corresponding third electrode wiring via the third electrode connection part. A quantity of third electrode connection parts is less than or equal to a quantity of the plurality of first openings.
In some examples, the plurality of signal traveling lines are arranged in the same layer as a source electrode and a drain electrode in the thin film transistor layer. Orthographic projections of the plurality of third electrode wirings on the substrate overlap orthographic projections of the plurality of signal traveling lines on the substrate, with an overlapping area not less than 90%.
In some examples, a transition region is further provided between the first display region and the second display region;
the thin film transistor layer, in the transition region, is provided with a first pixel circuit structure for controlling and driving pixels in the first display region to emit light and a transition pixel circuit structure for controlling and driving pixels in the transition region to emit light.
In some examples, any one of the plurality of first electrodes is electrically connected to a first signal wire via a first electrode via hole;
the first signal wire extends from the first display region to the transition region, and transmits circuit signal of the first pixel circuit structure arranged in the transition region to a corresponding first electrode arranged in the first display region.
In some examples, a periphery of the display substrate is further provided with a peripheral wiring region. Any one of the plurality of fourth electrodes is electrically connected to a second signal wire by lapping a second electrode wiring, so as to receive a second supply voltage signal.
In some examples, in the peripheral wiring region, a third electrode wiring directly laps the second signal wire, such that a corresponding third electrode receives a second supply voltage signal.
In some examples, the peripheral wiring region is provided with a first peripheral blocking dam and a second peripheral blocking dam. An orthographic projection of the first peripheral blocking dam on the substrate is located in an orthographic projection of the second electrode wiring on the substrate and an orthographic projection of the second signal wire on the substrate. An orthographic projection of the second peripheral blocking dam on the substrate partially overlaps with the orthographic projection of the second electrode wiring on the substrate and partially overlaps with the orthographic projection of the second signal wire on the substrate.
In some examples, an orthographic projection of the third electrode wiring on the substrate does not overlap with the orthographic projection of the first peripheral blocking dam on the substrate and does not overlap with the orthographic projection of the second peripheral blocking dam on the substrate.
In some examples, materials of the plurality of third electrodes, the plurality of fourth electrodes, the plurality of third electrode wirings and the plurality of signal traveling lines include at least one of indium tin oxide and indium zinc oxide; and
the materials of the plurality of fourth electrodes further include at least one of magnesium and silver.
A method for manufacturing a display substrate provided in the embodiments of the present disclosure includes:
providing the substrate;
configuring the first display region and the second display region on the substrate;
sequentially forming the thin film transistor layer and the planarization layer on the substrate;
forming, by the thin film transistor layer, a first pixel circuit structure in the first display region on the substrate and a second pixel circuit structure in the second display region on the substrate;
forming a plurality of first electrodes arranged in the first display region and a plurality of second electrodes arranged in the second display region at a side of the planarization layer away from the substrate;
forming a first light emitting layer at a side of each of the plurality of first electrodes away from the substrate, and forming a second light emitting layer at a side of each of the plurality of second electrodes away from the substrate; and
forming a third electrode at a side of the first light emitting layer away from the substrate, and forming a fourth electrode at a side of the second light emitting layer away from the substrate.
In some examples, the forming the third electrode at the side of the first light emitting layer away from the substrate, and forming the fourth electrode at the side of the second light emitting layer away from the substrate include: forming a first cathode material layer at the side of the second light emitting layer away from the substrate in the second display region, where materials of the first cathode material layers include at least one of magnesium and silver;
forming a second cathode material layer at the sides of the first light emitting layer in the first display region away from the substrate and the side of the second light emitting layer in the second display region away from the substrate, where in the second display region, the second cathode material layers are arranged at a side of the first cathode material layer away from the substrate; and
forming a plurality of third electrodes and a plurality of third electrode wirings by conducting laser cutting on the second cathode material layer in the first display region.
In some examples, forming a transition region on the substrate. The transition region is arranged between the first display region and the second display region. The transition region is provided with the first pixel circuit structure and a transition pixel circuit structure;
forming a fifth electrode, a third light emitting layer and a sixth electrode sequentially at a side of the transition pixel circuit structure away from the substrate.
In some examples, forming the sixth electrode at the side of the transition pixel circuit structure away from the substrate includes: forming the second cathode material layer in the transition region and the first display region; and
forming the sixth electrode and the third electrode by conducting laser cutting on the second cathode material layer.
The embodiments of the present disclosure further provide a display panel, which includes the display substrate.
The embodiments of the present disclosure further provide a display device, which includes the display panel.
For making the objectives, technical solutions and advantages of embodiments of the present disclosure more obvious, the technical solutions of the embodiments of the present disclosure will be clearly and completely described below in conjunction with the accompanying drawings. Apparently, the embodiments described are some rather than all of the embodiments of the present disclosure. Based on the embodiments of the present disclosure, all other embodiments acquired by those of ordinary skill in the art without making creative efforts fall within the scope of protection of the present disclosure.
It should be noted that in the drawings, for clarity and/or description, sizes and relative sizes of elements may be enlarged. Therefore, the size and relative size of each element are not necessarily limited to those shown in the drawings. In the description and drawings, the same or similar reference numerals denote the same or similar components.
When an element is described as being “on another element”, “connected to another element”, or “combined with another element”, the element may be directly on another element, directly connected to another element, or directly combined with another element, or there may be an intermediate element. However, when an element is described as being “directly on another element”, “directly connected to another element”, or “directly combined with another element”, there is no intermediate element. Other terms and/or expressions used to describe relations between elements should be interpreted in a similar way, such as “between” and “directly between”, “adjacent” and “directly adjacent”, or “on” and “directly on”. In addition, the term “connection” may indicate physical connection, electrical connection, communication connection and/or fluid connection. As used herein, the term “and/or” includes any or all combinations of one or more in associated items that are listed.
It should be noted that although terms such as “first” and “second” may be used herein to describe various components, members, elements, regions, layers and/or parts, the components, members, elements, regions, layers and/or parts should not be limited by the terms. Further, the terms are used to distinguish one component, member, element, region, layer or part from another. Therefore, for example, a first component, a first member, a first element, a first region, a first layer and/or a first part discussed below may be referred to as a second component, a second member, a second element, a second region, a second layer and/or a second part without departing from the teaching of the present disclosure.
For convenience of description, spatial relation terms, such as “upper”, “lower”, “left” and “right” may be used herein to describe a relation between one element or feature and another element or feature as shown in the drawings. It should be understood that the spatial relation terms are intended to cover different orientations in use or operation in addition to the orientation of the device described in the drawings. For example, if the device in the drawings is upside down, the elements described as being “below” or “under” other elements or features will be oriented as “above” or “on” other elements or features.
The technical solution in the embodiments of the present disclosure is clearly and completely described below with reference to the accompanying drawings in the embodiments of the present disclosure. Apparently, the described embodiments are some rather than all of the embodiments of the present disclosure. Based on the embodiments of the present disclosure, all the other embodiments obtained by those of ordinary skill in the art without inventive effort are within the protection scope of the present disclosure.
The embodiments of the present disclosure provide a display substrate. The display substrate includes a first display region and a second display region that are formed on a substrate; a thin film transistor layer arranged on the substrate, and a planarization layer arranged at a side of the thin film transistor layer away from the substrate; a plurality of first electrodes arranged in the first display region and a plurality of second electrodes arranged in the second display region, where the first electrodes and the second electrodes are arranged at a side of the planarization layer away from the substrate; a pixel defining layer arranged at a side of the plurality of first electrodes and the plurality of second electrodes away from the substrate, where the pixel defining layer includes a plurality of first openings arranged in the first display region and a plurality of second openings arranged in the second display region, each of the plurality of first openings exposes at least part of one of the plurality of first electrodes, and each of the second openings exposes at least part of one of plurality of the second electrodes; a plurality of light emitting layers arranged on the plurality of first openings and the plurality of second openings; and a plurality of third electrodes and a plurality of fourth electrodes that are arranged at a side of the plurality of light emitting layers away from the substrate, where the plurality of third electrodes are arranged in the first display region, and the plurality of fourth electrodes are arranged in the second display region. An orthographic projection of each of the plurality of third electrodes on the substrate covers orthographic projections of M number of first openings on the substrate. An orthographic projection of each of the plurality of fourth electrodes on the substrate covers orthographic projections of N number of second openings on the substrate. M is less than N.
In an illustrative embodiment of the present disclosure, the planarization layer 3 is further formed at a side of the thin film transistor layer 2 away from the substrate 1. The display substrate further includes the plurality of first electrodes 51 and the plurality of second electrodes 52 that are arranged at a side of the planarization layer 3 away from the substrate 1.
In an illustrative embodiment of the present disclosure, as shown in
In an illustrative embodiment of the present disclosure, as shown in
In an illustrative embodiment of the present disclosure, as shown in
In an illustrative embodiment of the present disclosure, as shown in
As shown in
In an illustrative embodiment of the present disclosure, as shown in
In an illustrative embodiment of the present disclosure, as shown in
In addition,
In an illustrative embodiment of the present disclosure, when the transition region IV is further configured between the first display region I and the second display region II, the third electrode wiring in the transition region IV may lap the signal traveling line 25 in the peripheral wiring region III. In this way, the patterned third electrodes 71 in the first display region I receive the second supply voltage (VSS) signals. Besides, when any one of the plurality of fourth electrodes 72 of the second display region II is connected to a second signal wire 252 by lapping the second electrode wiring 502, so as to receive the second supply voltage (VSS) signals transmitted from the second signal wire 252, the third electrode wiring in the transition region IV may be connected to the fourth electrode 72 in the second display region II, so as to receive the same second supply voltage (VSS) signal.
Based on the same inventive concept, the embodiments of the present disclosure further provide a method for manufacturing a display substrate. The method includes:
providing a substrate 1 is provided;
forming a thin film transistor layer 2 and a planarization layer 3 sequentially on the substrate;
forming, by the thin film transistor layer, a first pixel circuit structure 2A in the first display region I on the substrate 1 and a second pixel circuit structure 2B in the second display region II on the substrate;
forming a plurality of first electrodes 51 arranged in the first display region I and a plurality of second electrodes 52 arranged in the second display region II at a side of the planarization layer 3 away from the substrate 1;
forming a first light emitting layers 61 at a side of each of the plurality of first electrodes 51 away from the substrate 1, and forming a second light emitting layer 62 at a side of each of the plurality of second electrodes 52 away from the substrate 1; and
forming a third electrode 71 at a side of the first light emitting layer 61 away from the substrate 1, and forming a fourth electrode 72 at a side of the second light emitting layer 62 away from the substrate 1.
In an illustrative embodiment of the present disclosure, the step that forming the first light emitting layer 61 at the side of each of the plurality of first electrodes 51 away from the substrate 1, and forming the second light emitting layer 62 at the side of each of the plurality of second electrodes 52 away from the substrate 1 further includes the steps that the a first pixel definition layer 41 located in the first display region I is formed at the side of each of the plurality of first electrodes 51 away from the substrate 1, a plurality of first openings are formed by etching a plurality of first pixel definition layers 41, and each of the first openings exposes at least part of the corresponding first electrode 51; a second pixel definition layer 42 located in the second display region II are further formed at a side of each of the plurality of second electrodes 52 away from the substrate 1, a plurality of second openings are formed by etching a plurality of second pixel definition layers 42, and each of the second openings exposes at least part of the corresponding second electrode 52.
In an illustrative embodiment of the present disclosure, the step that forming the third electrode 71 at the side of the first light emitting layer 61 away from the substrate 1, and forming fourth electrode 72 at a side of the second light emitting layer 62 away from the substrate 1 includes the following steps: forming a first cathode material layer 711 at a side of the second light emitting layer 62 away from the substrate 1 in the second display region II. Magnesium-silver alloy may be selected as a material of the first cathode material layer 711. Then, forming second cathode material layer 712 at the side of the first light emitting layer 61 in the first display region I away from the substrate and the side of the second light emitting layer 62 in the second display region II away from the substrate. In the second display region II, the second cathode material layer 712 are arranged at a side of the first cathode material layer 711 away from the substrate. Only the second cathode material layer 712 is arranged in the first display region I, so as to ensure high transmittance of the first display region I. Metal oxides with high transmittance such as ITO and indium zinc oxide (IZO) may be selected as materials of the second cathode material layers 712. Laser cutting is conducted on the cathode material layer 712 in the first display region I, so as to form the plurality of third electrodes 71. The orthographic projection of each of the plurality of third electrodes 71 on the substrate 1 covers the orthographic projections of M number of first openings on the substrate 1, and the orthographic projection of each of the plurality of fourth electrodes 72 on the substrate 1 covers the orthographic projections of N number of second openings on the substrate 1, where M is less than N.
In an illustrative embodiment of the present disclosure, as shown in
In an illustrative embodiment of the present disclosure, the second cathode material layer 712 is formed at the side of the first light emitting layer 61 away from the substrate and the side of the second light emitting layer 62 away from the substrate. The step that forming the plurality of third electrodes 71 by conducting laser cutting on the second cathode material layers 712 in the first display region I further includes the following step that forming a plurality of pieces of third electrode wiring 701 and the plurality of third electrode connection parts 800 by conducting laser cutting on the second cathode material layer 712 in the first display region I. The plurality of third electrode wirings 701 and the plurality of third electrode connection parts 800 connect all the plurality of third electrodes 71 of the first display region I and receive the second supply voltage (VSS) signal of the peripheral wiring region III. Certainly, the plurality of third electrode wirings 701 and the plurality of third electrode connection parts 800 may further connect all the third electrodes 71 of the first display region I and the fourth electrode 72 of the second display region II, so as to receive the same second supply voltage (VSS) signal. The solution is described in detail in other embodiments of the present disclosure, which will not be repeated herein.
In an illustrative embodiment of the present disclosure, the transition region IV is further formed on the substrate 1, the transition region IV is arranged between the first display region I and the second display region II, and the thin film transistor layer 2 is provided with the second pixel circuit structure 2B arranged in the second display region II, and the first pixel circuit structure 2A and the transition pixel circuit structure 2C that are arranged in the transition region IV on the substrate 1. The fifth electrode 53 is formed at a side of the transition pixel circuit structure 2C away from the substrate. The fifth electrode 53, the first electrodes 51 and the second electrodes 52 are formed in the same layer, material and process. Preferably, the fifth electrode 53, the first electrodes 51 and the second electrodes 52 may be made of ITO/silver (Ag)/ITO. In the transition region IV, the third light emitting layer 63 is further formed at a side of the fifth electrode 53 away from the substrate. Preferably, the third light emitting layer 63 may be formed in the same step as the first light emitting layers 61 and the second light emitting layers 62, so as to save cost and improve uniformity of display. It should be noted that the first light emitting layers 61, the second light emitting layers 62 and the third light emitting layer 63 are formed in a unified step, which does not indicate that arrangement modes of light emitting unit structures in the three regions are consistent. Certainly, it is also possible to make different masks to form light emitting layers in the three regions respectively. The light emitting layers in the present application include at least one of layers of hole injection, hole transport, organic light emission, electron transport and electron injection. In addition, any two of the three regions may be formed jointly, for example, the first light emitting layers 61 of the first display region I and the third light emitting layer 63 of the transition region IV are formed jointly, and the second light emitting layers 62 of the second display region II are formed separately, which are not limited by the present disclosure.
In an illustrative embodiment of the present disclosure, the sixth electrode 73 arranged in the transition region IV is further formed at the side of the third light emitting layer 63 away from the substrate 1. The sixth electrode 73 and the plurality of third electrodes 71 in the first display region I are manufactured in the same step. Specifically, after the first cathode material layer 711 is formed in the second display region II, the second cathode material layer 712 is formed in the first display region I, the second display region II and the transition region IV. Then, laser cutting is conducted on the second cathode material layers 712 in the first display region I and the transition region IV, so as to form the plurality of third electrodes 71 and the sixth electrode 73 separately.
Based on the same inventive concept, the embodiments of the present disclosure further provide a display panel. The display panel includes the display substrate provided in any one of the embodiments.
The display panel further includes other necessary structures known to those skilled in the art, which will not be repeated herein.
Based on the same inventive concept, the embodiments of the present disclosure further provide a display device. The display device includes the display panel provided in the embodiments.
The display panel and the display device have all the advantages of the display substrate provided in the embodiments, and may be implemented by referring to any one of the embodiments of the display substrate, which will not be repeated herein.
The display device may be any product or component with a display function, such as a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame and a navigator. Other essential components of the display device should be understood by those of ordinary skill in the art, which will not be repeated herein and should not limit the present disclosure. The implementation of the display device may refer to the embodiments of the display panel, which will not be repeated herein.
Apparently, those skilled in the art may make various modifications and variations to the present disclosure without departing from the spirit and scope of the present disclosure. In this way, if the modifications and variations of the present disclosure fall within the scope of the claims of the present disclosure and their equivalent technologies, the present disclosure is also intended to include the modifications and variations.
Number | Date | Country | Kind |
---|---|---|---|
202011043924.1 | Sep 2020 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/111321 | 8/6/2021 | WO |