The present disclosure relates to the field of display technologies, and in particular to a display substrate, a method for manufacturing the same, and a display device.
Under-screen camera technology is a new technology proposed to increase the screen-to-body ratio of display devices.
This disclosure provides a display substrate, a method for manufacturing the same, and a display device. The technical solutions are as follows.
In one aspect, a display substrate is provided. The display substrate includes:
a base substrate having a first display region and a second display region, wherein the first display region is at least partially disposed around the second display region; and
a plurality of pixels, each including a pixel circuit and a target electrode connected to each other, wherein the pixel circuit is disposed in the first display region or the second display region, and the target electrode is disposed in the second display region; and the pixel circuit includes a first metal layer, a first insulating layer, at least one transparent conductive line, a second insulating layer, and a second metal layer which are disposed on a side of the base substrate and sequentially stacked, each of the at least one transparent conductive line being connected to one metal layer in the pixel circuit.
Optionally, the first metal layer is a first source-drain metal layer, the second metal layer is a second source-drain metal layer, the first insulating layer is a passivation layer, and the second insulating layer is a first planarization layer.
Optionally, a material of each of the at least one transparent conductive line is indium tin oxide.
Optionally, the target electrode is an anode.
Optionally, the pixel circuit is disposed in the second display region, and an orthographic projection of the pixel circuit on the base substrate is at least partially overlapped with an orthographic projection of the target electrode on the base substrate.
Optionally, the pixel circuit is disposed in the first display region, and the pixel circuit is connected to the target electrode through the transparent conductive line.
Optionally, the at least one transparent conductive line includes a first transparent conductive line;
wherein the first transparent conductive line is connected to the first metal layer and is configured to transmit a power signal, and the first transparent conductive lines in two adjacent pixel circuits disposed in the same column are integrally formed.
Optionally, the at least one transparent conductive line includes a second transparent conductive line;
wherein the second transparent conductive line is connected to the second metal layer and is configured to transmit a data signal, and the second transparent conductive lines in two adjacent pixel circuits disposed in the same column are integrally formed.
Optionally, the pixel circuit further includes a third insulating layer disposed on a side of the second metal layer distal from the base substrate, and a transistor pattern layer, a third metal layer, a fourth metal layer, and a fourth insulating layer which are disposed between the base substrate and the first metal layer and sequentially stacked in a direction going away from the base substrate.
Optionally, the third insulating layer is a second planarization layer, the third metal layer is a first gate metal layer, the fourth metal layer is a second gate metal layer, and the fourth insulating layer is an interlayer dielectric layer.
Optionally, the third metal layer includes a first portion, a second portion, and a third portion; the at least one transparent conductive line includes a third transparent conductive line, a fourth transparent conductive line, and a fifth transparent conductive line; wherein
the third transparent conductive line is connected to the first portion and is configured to transmit a light emission control signal, and the third transparent conductive lines in two adjacent pixel circuits disposed in the same row are integrally formed;
the fourth transparent conductive line is connected to the second portion and is configured to transmit a gate driving signal, and the fourth transparent conductive lines in two adjacent pixel circuits disposed in the same row are integrally formed;
the fifth transparent conductive line is connected to the third portion and is configured to transmit a reset signal, and the fifth transparent conductive lines in two adjacent pixel circuits disposed in the same row are integrally formed.
Optionally, the at least one transparent conductive line includes a sixth transparent conductive line;
wherein the sixth transparent conductive line is connected to the fourth metal layer and is configured to transmit an initial signal, and the sixth transparent conductive lines in two adjacent pixel circuits disposed in the same row are integrally formed.
Optionally, the second display region is a light-transmitting display region.
Optionally, a resolution of the first display region is greater than or equal to a resolution of the second display region.
Optionally, each of the at least one transparent conductive line is connected to one metal layer in the pixel circuit through a via hole.
In another aspect, a method for manufacturing a display substrate is provided. The method includes:
providing a base substrate, wherein the base substrate has a first display region and a second display region, the first display region being at least partially disposed around the second display region;
forming a plurality of pixels on a side of the base substrate, wherein each of the pixels includes a pixel circuit and a target electrode connected to each other;
wherein the pixel circuit is disposed in the first display region or the second display region, and the target electrode is disposed in the second display region; and the pixel circuit includes a first metal layer, a first insulating layer, at least one transparent conductive line, a second insulating layer, and a second metal layer which are sequentially stacked in a direction going away from the base substrate, and each of the at least one transparent conductive line being connected to one metal layer in the pixel circuit.
In yet another aspect, a display device is provided. The display device includes an integrated circuit and the display substrate as described in the above aspect;
the integrated circuit is electrically connected to a transparent conductive line included in a pixel circuit in the display substrate, and the integrated circuit is configured to provide a signal to the transparent conductive line.
Optionally, the display device further includes a photosensitive sensor, wherein the photosensitive sensor is disposed in the second display region of the display substrate.
Optionally, the second display region is rectangular, and an area of an orthographic projection of the photosensitive sensor on the base substrate is less than or equal to an area of an inscribed circle of the second display region.
For clearer descriptions of the technical solutions in the embodiments of the present disclosure, the following briefly introduces the accompanying drawings required for describing the embodiments. Apparently, the accompanying drawings in the following description show merely some embodiments of the present disclosure, and persons of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
For clearer descriptions of the objectives, technical solutions, and advantages of the present disclosure, embodiments of the present disclosure are further described in detail hereinafter with reference to the accompanying drawings.
In the related art, a display substrate with an under-screen camera generally includes a light-transmitting display region for arranging the camera, and the light-transmitting display region includes a plurality of pixels. In addition, to ensure the light transmittance of the light-transmitting display region, the connecting lines in various pixels in the light-transmitting display region need to be transparent conductive traces.
However, the structure of the display substrate in the related art is relatively complicated, and the manufacturing cost is relatively high.
For example, referring to
In sonic embodiments, the second display region A2 may not be disposed at the middle of the top of the base substrate 00 as shown in
Optionally, the first display region A1 may be set as a non-light-transmitting display region, and the second display region A2 may be set as a light-transmitting display region. That is, the first display region A1 may not transmit light, and the second display region A2 may transmit light. In this way, there is no need to provide a hole on the display substrate, and the required hardware structures, such as a photosensitive sensor, may be directly arranged in the second display region A2, which lays a solid foundation for the realization of the full display.
Optionally, referring to
Combining the above description of the first display region A1 and the second display region A2, it can be seen that in the case that the pixel circuit 10 is disposed outside the first display region A1, it can ensure that the second display region A2 has a good light transmittance. In some embodiments, in the case that the pixel circuit 10 is disposed inside the second display region A2, the wiring process can be simplified and the cost can be saved.
It should be noted that
To avoid signal interference between two adjacent conductive layers, at least one insulating layer is generally disposed between the two adjacent conductive layers. Therefore, in combination with the locations of the target electrode 20 and the second metal layer 104, in the case that the transparent conductive line L1 is disposed on a side of the second metal layer 104 distal from the base substrate 00, an additional insulating layer is needed to be disposed to separate the target electrode from the transparent conductive line L1, or to separate the second metal layer 104 from the transparent conductive line L1. However, in the embodiments of the present disclosure, the transparent conductive line L1 is arranged between the two existing insulating layers, such that the arrangement of at least one insulating layer can be omitted. Further, each layer is generally made by a mask process, such that at least one mask process can be omitted. Therefore, it can be determined that the display substrate according to the embodiments of the present disclosure has a simple structure and a low manufacturing cost.
In summary, the embodiments of the present disclosure disclose a display substrate. The display substrate includes a base substrate having a first display region and a second display region, in the pixel circuit included in the pixel in the second display region, the conductive line connected to the metal layer is a transparent conductive line, and the transparent conductive line is disposed between two existing insulating layers. In this way, compared to the display substrate with the transparent conductive line disposed at other positions, the display substrate according to the embodiments of the present disclosure not only ensures a good light transmittance of the second display region, but also has a simple structure and a low manufacturing cost.
Optionally, the target electrode 20 described in the embodiments of the present disclosure may be an anode. Correspondingly, the other electrode described in the above embodiments may be a cathode. In some embodiments, the target electrode 20 may also be a cathode, and accordingly, the other electrode described in the above embodiments may be an anode.
Optionally, a material of each transparent conductive line L1 described in the embodiments of the present disclosure may be indium tin oxide (ITO), such that each transparent conductive line L1 may also be referred to as an ITO trace. In some embodiments, the material of the transparent conductive line L1 may also be other transparent and conductive materials, such as indium gallium zinc oxide (IGZO). The following embodiments of the present disclosure are described by taking the transparent conductive line L1 as the ITO trace.
In the processes, various layers are generally formed sequentially in the direction going away from the base substrate 00, and hence it can be determined that at least one transparent conductive line L1 described in the embodiments of the present disclosure is formed on a side of the passivation layer PVX distal from the first source-drain metal layer SD1 after forming the first source-drain metal layer SD1 and the passivation layer PVX and before forming the first planarization layer PLN1. That is, after forming the passivation layer PVX and before forming the first planarization layer PLN1, a process for manufacturing the transparent conductive line L1 may be performed. In addition, referring to
Optionally,
Optionally, with continued reference to
Optionally, with continued reference to
Optionally,
The first transparent conductive line L11 may be connected to the first metal layer 101 (i.e., the first source-drain metal layer SD1), and is configured to transmit a power signal. That is, as shown in
Optionally, referring to still another display substrate shown in
The second transparent conductive line L12 may he connected to the second metal layer 104 (i.e., the second source-drain metal layer SD2), and is configured to transmit a data signal. That is, as shown in
Optionally, still referring to
The third transparent conductive line L13 may be connected to the first portion B1 of the first gate metal layer GATE1 and is configured to transmit a light emission control signal. That is, as shown in
Optionally, referring to still another display substrate shown in
The fourth transparent conductive line L14 may be connected to the second portion B2 of the first gate metal layer GATE1 and is configured to transmit a gate driving signal. That is, as shown in
Optionally, referring to still another display substrate shown in
The fifth transparent conductive line L15 may be connected to the third portion B3 of the first gate metal layer GATE1 and is configured to transmit a reset signal. That is, as shown in FIG, 7, the fifth transparent conductive line L15 may also be configured to connect to a reset signal terminal RST, and the reset signal terminal RST may transmit a reset signal to the first gate metal layer GATE1 through the fifth transparent conductive line L15. In other words, the fifth transparent conductive line L15 may be connected to the third portion B3 of the first gate metal layer GATE1 to form a reset signal line, and the pixel circuit 10 may receive a reset signal from the reset signal line.
Optionally, referring to still another display substrate shown in
The sixth transparent conductive line L16 may be connected to the fourth metal layer 108 (i.e., the second gate metal layer GATE2), and is configured to transmit an initial signal. That is, as shown in
Optionally, referring to still another display substrate shown in
It should be noted that referring to
It should also be noted that referring to
For example, taking the first transparent conductive line L11 as an example, referring to
Optionally, in the embodiments of the present disclosure, each transparent conductive line L1 may be connected to one metal layer in the pixel circuit 10 through a via hole.
For example, taking the connections between the transparent conductive line L1 and the first source-drain metal layer SD1 and the second source-drain metal layer SD2 as an example,
For another example, taking the connection between the transparent conductive line L1 and the first gate metal layer GATE1 as an example,
For still another example, taking the connection between the transparent conductive line L1 and the second gate metal layer GATE2 as an example,
According to the descriptions of the above embodiments, the transparent conductive line L1 described in the embodiments of the present disclosure is disposed between the passivation layer PVX and the first planarization layer PLN1 such that the depth of each via hole K1 provided above is relatively shallow, which is easy to form a benign contact, thus ensuring connection reliability.
Optionally, with reference to
For example, in the display substrate shown in
Optionally, referring to
Optionally, in the embodiments of the present disclosure, the base substrate 00 has a light-transmitting display region, that is, the second display region A2, as shown in
Optionally, the second display region A2 may be rectangular, and an area of an orthographic projection of the photosensitive sensor 001 on the base substrate 00 may be less than or equal to an area of an inscribed circle of the second display region A2. That is, the size of the area where the photosensitive sensor 001 is disposed may be less than or equal to the size of the inscribed circle of the second display region A2. For example, combined with the display panel shown in
Optionally, a resolution of the first display region A1 may be greater than a resolution of the second display region A2. That is, an area of the first display region A1 is larger than an area of the second display region A2, and the number of pixels included in the first display region A1 is greater than the number of pixels included in the second display region A2. Moreover, a density of the plurality of pixels P1 disposed in the second display region A2 may be different from a density of the plurality of pixels disposed in the first display region A1. That is, the number of pixels included per inch in the first display region A1 is different from the number of pixels included per inch in the second display region A2.
In some embodiments, the resolution of the first display region A1 may be less than or equal to the resolution of the second display region A2. For example, the area of the first display region A1 may be the same as the area of the second display region A2, and the number of pixels per unit area included in the first display region A1 is the same as the number of pixels per unit area included in the second display region A2. Alternatively, the area of the first display region A1 may be smaller than the area of the second display region A2, and the number of pixels per unit area included in the first display region A1 is less than the number of pixels per unit area included in the second display region A2.
In summary, the embodiments of the present disclosure discloses a display substrate. The display substrate includes a base substrate having a first display region and a second display region, in the pixel circuit included in the pixel in the second display region, the conductive line connected to the metal layer is a transparent conductive line, and the transparent conductive line is disposed between two existing insulating layers. In this way, compared to the display substrate with the transparent conductive line disposed at other positions, the display substrate according to embodiments of the present disclosure not only ensures a good light transmittance of the second display region, but also has a simple structure and a low manufacturing cost.
In step 1301, a base substrate is provided.
Referring to
In step 1302, a plurality of pixels are formed on a side of the base substrate.
Referring to
Optionally, taking the pixel circuit 10 shown in
In step 1401, a base substrate is provided.
Optionally, the base substrate may be provided as a carrier first, and the base substrate may have at least a first display region and a second display region at least partially surrounded by the first display region. The base substrate may be a glass substrate or a flexible substrate.
In step 1402, a transistor pattern layer is formed on a side of the base substrate.
Optionally, after the base substrate is acquired, the transistor pattern layer may be formed on the side of the base substrate by a patterning process first. Optionally, the patterning process may include gluing, exposure, development, and etching.
For example,
In step 1403, a first gate metal layer is formed on a side of the transistor pattern layer distal from the base substrate.
Optionally, after the transistor pattern layer is formed, the first gate metal layer may be continuously formed on the side of the transistor pattern layer distal from the base substrate.
For example,
In step 1404, a second gate metal layer is formed on a side of the first gate metal layer distal from the transistor pattern layer.
Optionally, after the first gate metal layer is formed, the second gate metal layer may be continuously formed on the side of the first gate metal layer distal from the transistor pattern layer.
For example,
In step 1405, an interlayer dielectric layer is formed on a side of the second gate metal layer distal from the first gate metal layer.
Optionally, after the second gate metal layer is formed, the interlayer dielectric layer may he continuously formed on the side of the second gate metal layer distal from the first gate metal layer. Further, after the interlayer dielectric layer is formed, the interlayer dielectric layer may be processed to acquire a plurality of connection via holes.
For example,
In step 1406, a first source-drain metal layer is formed on a side of the interlayer dielectric layer distal from the second gate metal layer.
Optionally, after the interlayer dielectric layer is formed, the first source-drain metal layer may be continuously formed on the side of the interlayer distal from the second gate metal layer.
For example,
In step 1407, a passivation layer is formed on a side of the first source-drain metal layer distal from the interlayer dielectric layer.
Optionally, after the first source-drain metal layer is formed, the passivation layer may be continuously formed on the side of the first source-drain metal layer distal from the interlayer. Further, after the passivation layer is formed, the passivation layer may be processed to acquire a plurality of connection via holes.
For example,
In step 1408, at least one transparent conductive line is formed on a side of the passivation layer distal from the first source-drain metal layer.
Optionally, after the passivation layer is formed, a transparent conductive layer may be continuously formed on the side of the passivation layer distal from the first source-drain metal layer, and then the transparent conductive layer may be processed to acquire one or more transparent conductive lines.
For example,
In step 1409, a first planarization layer is formed on a side of the at least one transparent conductive line distal from the passivation layer.
Optionally, after the at least one transparent conductive line is formed, the first planarization layer may be continuously formed on the side of the at least one transparent conductive line distal from the passivation layer. Further, after the first planarization layer is formed, the first planarization layer may be processed to acquire a plurality of connection via holes.
For example,
In step 14010, a second source-drain metal layer is formed on a side of the first planarization layer distal from the at least one transparent conductive line.
Optionally, after the first planarization layer is formed, the second source-drain metal layer may be continuously formed on the side of the first planarization layer distal from the at least one transparent conductive line.
For example,
In step 14011, a second planarization layer is formed on a side of the second source-drain metal layer distal from the first planarization layer.
Optionally, after the second source-drain metal layer is formed, the second planarization layer may be continuously formed on the side of the second source-drain metal layer distal from the first planarization layer. Further, after the second planarization layer is formed, the second planarization layer may be processed to acquire a plurality of connection via holes.
For example,
In step 14012, an anode is formed on a side of the second planarization layer distal from the second source-drain metal layer.
Optionally, after the second planarization layer is formed, the anode may be continuously formed on the side of the second planarization layer distal from the second source-drain metal layer.
For example,
That is, based on
It should be noted that, for each hierarchical structure, the same layer with the same number and filled with the same color is identified in
It should also be noted that referring to
In summary, the embodiments of the present disclosure disclose a method for manufacturing a display substrate. In this method, the transparent conductive line is formed after forming the passivation layer and before forming the first planarization layer. Since the passivation layer and the first planarization layer are two existing insulating layers, compared to forming the transparent conductive line at other positions, the method according to embodiments of the present disclosure not only ensures that the light transmittance of the second display region is better, but also the structure of the manufactured display substrate is relatively simple, and the manufacturing cost is relatively low.
Optionally,
Referring to the above drawings, it can be seen that the integrated circuit 100 may be electrically connected to the transparent conductive line L1 included in the pixel circuit 10 in the display substrate 200, and the integrated circuit 100 may be configured to provide a signal to the transparent conductive line L1.
Exemplarily, referring to
It should be noted that
Optionally, the display device may be any product or component with a display function, such as an active-matrix organic light-emitting diode (AMOLED) display device, a liquid crystal display device, a mobile phone, a computer, a television, a monitor, an electronic paper, a digital photo frame, or a navigator.
It should be understood that “and/or” mentioned herein means that there can be three relationships, for example, A and/or B can mean that A exists alone, A and B exist at the same time. B exists alone. The character “/” generally indicates that the associated objects before and after being in an “or” relationship.
Described above are merely exemplary embodiments of the present disclosure, and are not intended to limit the present disclosure. Within the spirit and principles of the disclosure, any modifications, equivalent substitutions, improvements, and the like are within the protection scope of the present disclosure.
The application is a 371 of PCT Application No. PCT/CN2020/136098, filed on Dec. 14, 2020, the disclosure of which is herein incorporated by reference in its entirety.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2020/136098 | 12/14/2020 | WO |