Venues that host sporting events typically include a scoreboard that displays information such as the current score and time remaining in the event. Current trends in various sports include monitoring the remaining time to an accuracy on the order of a tenth of a second. A scoreboard displaying a tenth of a second must provide an extremely rapid response as time is expiring. Various arrangements have been proposed to provide scoreboard and timing systems to satisfy the needs of arena owners and sports enthusiasts.
A significant drawback associated with many scoreboard arrangements is that current design approaches are complex and cumbersome to produce. Extensive wiring is typically required inside the scoreboard enclosure. Individual conductors are required for powering each display panel on the scoreboard. Additional conductors are required for communicating between a master controller and each display panel. Direct control of each display panel by a master controller typically is required to provide the type of performance associated with tracking time in an accurate manner. The need for accuracy, however, typically requires significant material and labor costs. Additionally, the installation and service procedures associated with many scoreboard arrangements is tedious and complicated because of the many conductors utilized for direct connections between a master controller and the display panels.
According to an example embodiment, a display system includes, among other things, a plurality of displays. A corresponding plurality of processors are associated with the displays. Each processor is configured to control a displayed image on one of the associated displays. A controller is configured to provide a control signal to each of the processors. The control signal indicates a desired image to be displayed on the displays. Each of the processors is configured to receive the control signal and determine whether the control signal satisfies at least one criterion. Each processor is configured to determine a portion of the desired image to be displayed on the associated display based on the control signal. Each controller is also configured to control the associated display to display the portion of the desired image at a time corresponding to a timing indicator.
In an example embodiment, the control signal is provided over a power line that is also used for supplying power to the processors and the displays. The control signal is modulated over the power line. In an example embodiment, the power comprises DC power and a control signal comprises a modulated DC signal.
In an example embodiment, the controller provides the control signal with a beginning and an end. The controller leaves a time between the end of one control signal and the beginning of a subsequent control signal. In one example the beginning of the subsequent control signal is the timing indicator that each processor uses for initiating the display of the portion of the desired image from the previous control signal.
According to an example embodiment, a method of operating a time display system includes providing a control signal from a controller to each of a plurality of processors. The control signal indicates a desired image to be displayed on displays. Each processor is associated with a different one of the displays in one example. Each of the processors determines a portion of the desired image to be displayed on the display associated with that processor. Each processor controls the associated display to display the portion of the desired image at a time corresponding to a timing indicator from the controller.
Systems and methods designed according to an embodiment of this invention, provide a unique control strategy that provides an ability to achieve a desired accuracy for displaying information that must change in a rapid fashion such as the remaining time in a sporting event displayed on a scoreboard. A system or method designed according to an embodiment of this invention provides such accuracy while realizing the benefit of reducing or minimizing the amount of wiring required within a scoreboard system.
Various features and advantages of at least one disclosed example embodiment will become apparent to those skilled in the art from the following detailed description. The drawings that accompany the detailed description can be briefly described as follows.
In the illustrated example, displays 22A-22D are used for displaying a remaining amount of time in a sporting event. Displays 22E-22H are used for displaying the score achieved by a participant in the sporting event. Displays 221 and 22J are used to indicate those who are participating in the sporting event.
Each of the displays 22 is supported by a housing 24. All of the electronics and wiring required for operating the displays 22 is housed within the housing 24 in this example.
In
One challenge associated with providing accurate time information on a scoreboard at a sporting event is that each display must update the content of the time image displayed on the displays collectively in a manner that is synchronized with the other displays. For example, if the remaining time changes from a first value to a second value that requires a change in the portion of the displayed image on more than one of the displays it would be possible for a temporary display of inaccurate information if that change is not properly synchronized. With the use of high speed cameras it is possible for an inaccurate time display to be recorded in the event that an improperly timed or unsynchronized change of the display contents were to occur.
With previous arrangements, a main controller would communicate with each of the displays directly and individually control each display. That type of arrangement provides synchronization, however, requires the complex and cumbersome wiring arrangements described above. The illustrated example uses a streamlined wiring approach that does not allow for a main controller to individually control each of the displays. Instead, the illustrated example provides for synchronized control over changes to the contents of the displayed image on each of the displays based on a control strategy that provides for proper synchronization while still realizing the benefits associated with reducing the amount of wiring required within the display system 20.
At 44, each processor individually verifies the validity of the control signal. One way in which the validity of the control signal is verified is by each processor determining that the content of the desired image is different than the content of a currently displayed image. For example, each processor may be programmed to recognize a change in displayed time compared to a currently displayed time. If a control signal does not indicate an appropriate change in time, the control signal is not considered valid and the processors do not take any action responsive to it.
Assuming that the control signal is valid, at 46 each processor individually determines the portion of the desired image that should be displayed on its associated display. Considering
The illustrated arrangement includes a recognition that there may be differences in the processing time associated with each of the processors 34. If one of the processors were to process the control signal faster than another and immediately update its associated display, that creates the possibility of having an at least temporarily inaccurate image displayed collectively on the display panels 22. The controller 30 provides a timing indicator to the processors 34 that the processors 34 use for purposes of initiating the display of the desired image on the displays 22. In
One example timing indicator is shown at 62 in
Another example timing indicator is shown at 64 in
In one example the timing indicator comprises a hardware interrupt provided by the controller 30 to each of the processors 34 at the start of transmitting a new data packet containing a control signal. The hardware interrupt may comprise a change in voltage on the power line 32 as mentioned above.
Providing a separate timing indicator allows for each processor to properly process the control signal and then to initiate a change in the display image in a manner that is synchronized with any change required on any other of the displays. The timing indicator in the illustrated example provides for synchronized, simultaneous updates to any displays requiring a change in the portion of the displayed image shown on that display.
In the example arrangement, each of the processors 34 is programmed to update the image displayed on its associated display only if at least one criterion is satisfied and only upon the occurrence of a timing indicator. The example control strategy allows for using DC power, a single power line for providing power and control information to each of the displays (and their associated processors) while protecting against an unsynchronized change that would result in an at least temporarily inaccurate collectively displayed image. Additionally, reducing the amount of wiring required for operating the example display system 20 greatly enhances the economies associated with manufacturing and maintaining a display system such as a scoreboard useful for sporting events.
Although an embodiment of this invention has been disclosed, a worker of ordinary skill in this art would recognize that certain modifications would come within the scope of this invention. For that reason, the following claims should be studied to determine the true scope and content of this invention.
Number | Name | Date | Kind |
---|---|---|---|
3727213 | Kurtenbach | Apr 1973 | A |
4012734 | Jagoda et al. | Mar 1977 | A |
4263736 | Beierwaltes et al. | Apr 1981 | A |
4556866 | Gorecki | Dec 1985 | A |
4751506 | Brown | Jun 1988 | A |
5898587 | Bell | Apr 1999 | A |
5969704 | Green et al. | Oct 1999 | A |
7961090 | Hu | Jun 2011 | B2 |
8344410 | Wendler et al. | Jan 2013 | B2 |
20080220843 | Kido | Sep 2008 | A1 |
20090074041 | Cappelletti et al. | Mar 2009 | A1 |
20090243962 | Hioki et al. | Oct 2009 | A1 |
20120093198 | Dabak et al. | Apr 2012 | A1 |
Number | Date | Country | |
---|---|---|---|
20140098004 A1 | Apr 2014 | US |