The present application claims priority under 35 U.S.C. 119 to Korean Patent Application No. 10-2008-0082763 (filed on 25 Aug. 2008), which is hereby incorporated by reference in its entirety.
The market for digital household electrical appliances and personal computers is constantly on the rise, along with the increased spread of portable electronic devices such as notebook computers and personal portable communication devices. Displays, which are the final connection media between such devices and users, require technology for small weight and low-power consumption. Recently, users have trended towards using flat panel displays (hereinafter referred to as “displays”), such as Liquid Crystal Displays (LCDs), Plasma Display Panels (PDPs), or Organic Electro-Luminescence Displays (OELDs), rather than conventional Cathode Ray Tubes (CRTs).
Currently, displays generally require a timing controller, a scan driver, and a data driver to drive a panel that is actually used for display. However, such displays cause considerable ElectroMagnetic Interference (EMI), Radio Frequency Interference (RFI), or the like in the wiring that carries data signals between the timing controller and the data driver, which is also called a source driver.
Currently, displays are constantly being improved to achieve a large screen and a high resolution. High-resolution panels require high-speed transmission of data to inputs of data drivers that drive data lines since the high-resolution panels include hundreds to thousands of data lines.
Since requirements for EMI or the like are becoming more stringent, and the need for technologies which transmit signals at a high speed is increasing, small-signal differential signaling schemes such as Reduced Swing Differential Signaling (RSDS) and mini-LVDS may be used in an intra-panel interface that connects the timing controller and the data driver. Recently, attempts have been made here and overseas to implement an intra-panel interface on a point-to-point basis.
As shown in
The timing control circuit 53 receives the TTL signal, into which the received control signal has been converted, and generates a clock signal CLK_R to be provided to each scan driver 30, and a clock signal CLK to be provided to each data driver 24. The transmitting unit 54 receives data output from the buffer memory 52 and outputs a plurality of transmission signals to be provided to the plurality of data drivers 24. Each transmission signal includes a serialized data signal. The transmitting unit 54 includes a demultiplexer 55, a plurality of serializers 56, and a plurality of drivers 57. The demultiplexer 55 divides image data output from the buffer memory 52 into sections corresponding to the data drivers 24 and provides the data sections to the serializers 56, respectively. Each of the serializers 56 serializes data received from the demultiplexer 55 and outputs the serialized data. Each of the drivers 57 functions to generate a data signal DT having a level corresponding to serialized data received from a corresponding serializer 56. That is, each of the drivers 57 converts received serialized data into an analog signal and outputs the analog signal. The signal output from each driver 57 may be a differential signaling format signal such as an LVDS signal or may be a single-ended signaling format signal.
The circuit 70 includes a constant current source 72, a dependent current source 74, switches 76 and 78, a common-mode voltage adjustor 80. The common-mode voltage adjustor 80 includes an operational amplifier 82 and resistors R1 and R2.
As shown in
In this interface, a termination resistor RTERM should be provided just before the data driver 94, with one transmission signal line 90 or 92 being shared by a number of data drivers 57 in parallel. That is, the termination resistors RTERM are not provided inside the data driver 94. However, there is a possibility that termination resistors RTERM may be provided inside the data driver 94 in a one-to-one (i.e., point-to-point) transmission scheme. When differential driving is performed, termination resistors RTERM can be connected to each other rather than to termination voltage sources VTERM. In this case, the transmitting end 70 must function to maintain a common-mode voltage to allow the transmission signal lines 90 and 92 to be driven symmetrically on the basis of the common-mode voltage. That is, there is a problem in that the transmitting end 70 needs to include a common-mode voltage adjustor 80, as a feedback loop, that receives a common-mode voltage, compares it with an internally generated reference voltage Vref and controls the dependent current source 74 so that the common-mode voltage is always maintained.
In addition, since the output side 70 of the timing controller 14 drives current in a push-pull mode, the circuit configuration is complicated and, while current is driven alternately in push and pull modes, a time difference may occur between the push and pull mode driving procedures, resulting in fluctuation of the common-mode voltage. Thus, the time difference should be taken into consideration when designing the timing controller.
Embodiments relate to signal processing, and more particularly, to a display that includes a source driver for a Chip On Glass (COG), a Chip On Film (COF), or a Tape Carrier Package (TCP) and a timing controller that transmits data and a control signal to the source driver.
Embodiments relate to a display that simplifies implementation of a timing controller, which is on the transmitting side of a transmission system suitable for one-to-one (i.e., point-to-point) data transmission and receiving, and simplifies required components outside the chip of a data driver which is a receiving side of the transmission system.
Embodiments relate to a display which includes a timing controller that transmits a transmission signal, including at least one of a data signal, a clock signal, and a strobe signal, in a differential format and that drives current in a pull mode, a data driver that reconstructs the data from the transmission signal, and first and second termination resistors, one end of each of the first and second termination resistors being connected respectively between the data driver and terminations of first and second transmission signal lines, each being a path through which the transmission signal is transmitted from the timing controller to the data driver, and the other ends of the first and second termination resistors being connected respectively to first and second termination voltage sources.
Embodiments relate to a display which includes a timing controller that transmits a transmission signal, including at least one of a data signal, a clock signal, and a strobe signal, in a differential format and that drives current in a push mode, a data driver that reconstructs the data from the transmission signal, and first and second termination resistors, one end of each of the first and second termination resistors being connected respectively between the data driver and terminations of first and second transmission signal lines, each being a path through which the transmission signal is transmitted from the timing controller to the data driver.
Example
Example
Example
Example
Example
Example
Example
Example
Example
The timing controller 100 transmits a transmission signal, including at least one of a data signal, a clock signal, and a strobe signal, in a differential format. Here, the timing controller 100 drives the current in a pull mode. To accomplish this, the timing controller 100 may include a first constant current source 112 and a first switch 110.
The first constant current source 112 generates a first constant current ID that flows toward a reference potential. The first switch 110 is switched in response to a selection signal S to selectively connect one of the first and second transmission signal lines 200 and 202 to the first constant current source 112. The selection signal S is generated according to the level of a transmission signal to be transmitted to the data driver 300. For example, the selection signal S may be generated according to the level of a transmission signal to be transmitted from the timing controller 14 shown in
The data driver 300 receives the transmission signal and reconstructs data from the received transmission signal. To accomplish this, the data driver 300 may include a receiving unit 302. The transmission signal is transmitted from the timing controller 100 to the data driver 300 through the first and second transmission signal lines 200 and 202.
The display according to embodiments has first and second termination resistors RTERM1 and RTERM2. One end of each of the first and second termination resistors RTERM1 and RTERM2 is connected between respective terminations (i.e., terminal ends) of the first and second transmission signal lines 200 and 202 and the receiving unit 302 of the data driver 300. The other ends of the first and second termination resistors RTERM1 and RTERM2 are connected respectively to first and second termination voltage sources VTERM1 and VTERM2.
In the following description, it is assumed that the resistances RTERM of the first and second termination resistors RTERM1 and RTERM2 are equal and the voltages VTERM of the first and second termination voltage sources VTERM1 and VTERM2 are equal. For example, the resistances of the first and second termination resistors RTERM1 and RTERM2 may each be 50Ω. However, embodiments are not limited to this assumption.
Generally, the transmission signal has differential components, and the higher one of the differential components is a positive-level component and the lower one thereof is a negative-level component. When the differential signal is transmitted, the positive-level component is transmitted through one of the two transmission signal lines 200 and 202 that are used as channels for the differential signal transmission. The negative-level component is transmitted through the other transmission line. Generally, when data for transmission is a high-level signal, one of the two lines for transmission of positive-level signals is referred to as a “P-channel” and the other line for transmission of negative-level signals is referred to as an “N-channel”. However, when data for transmission is a low level signal, one of the two lines for transmission of positive-level signals is referred to as an “N-channel” and the other line for transmission of negative-level signals is referred to as a “P-channel”. In the following description, a transmission signal received through the first transmission signal line 200 is referred to as a “PCH” and a transmission signal received through the second transmission signal line 202 is referred to as an “NCH”.
Example
When the first constant current source 112 is connected to the first transmission signal line 200 by the first switch 110, a transmission signal PCH received by the data driver 300 switches to a low level 400 and a transmission signal NCH received by the data driver 300 switches to a high level 404. On the other hand, when the first constant current source 112 is connected to the second transmission signal line 202 by the first switch 110, a transmission signal PCH received by the data driver 300 switches to a high level 402 and a transmission signal NCH received by the data driver 300 switches to a low level 406.
Example
The circuit configuration of the display shown in example
A second constant current source 126 generates a second constant current ID2 that flows toward the reference potential. A second switch 122 is switched in response to the level of a selection signal S1 to selectively connect one of the first and second transmission signal lines 200 and 202 to the second constant current source 126.
Example
If the second constant current source 126 is connected to the second transmission signal line 202 by the second switch 122 when the first constant current source 112 is connected to the first transmission signal line 200 by the first switch 110, a transmission signal PCH received by the data driver 310 switches to a low level 502 and a transmission signal NCH received by the data driver 310 switches to a high level 500. On the other hand, if the second constant current source 126 is connected to the first transmission signal line 200 by the second switch 122 when the first constant current source 112 is connected to the first transmission signal line 200 by the first switch 110, a transmission signal PCH received by the data driver 310 switches to a lower level 514 and a transmission signal NCH received by the data driver 310 switches to a higher level 512.
In addition, if the second constant current source 126 is connected to the first transmission signal line 200 by the second switch 122 when the first constant current source 112 is connected to the second transmission signal line 202 by the first switch 110, a transmission signal PCH received by the data driver 310 switches to a high level 508 and a transmission signal NCH received by the data driver 310 switches to a low level 510. On the other hand, if both the constant current sources 112 and 126 are connected to the second transmission signal line 202 through switching operations of the first and second switches 110 and 122, a transmission signal PCH received by the data driver 310 switches to a higher level 504 and a transmission signal NCH received by the data driver 310 switches to a lower level 506.
The display shown in example
The display according to embodiments shown in example
Example
The first constant current source 132 is connected to a supply voltage VDD and supplies a constant current ID to the first or second transmission signal line 200 or 202. The first switch 138 is switched in response to a selection signal S to selectively connect the first constant current source 132 to one of the first and second transmission signal lines 200 and 202. The first and second bias current sources 134 and 136 are connected to the supply voltage VDD to supply first and second bias currents IB1 and IB2 respectively to the first and second transmission signal lines 200 and 202. In the following description, it is assumed that the current values IB of the first bias current IB1 and the second bias current IB2 are equal but embodiments are not limited to this assumption.
The data driver 320 receives the transmission signal and reconstructs data from the received transmission signal. The receiving unit 322 performs the same function as that of the receiving unit 302.
Similar to the display shown in example
Since the reference potential, instead of the first and second termination voltages VTERM1 and VTERM2, is connected to the termination resistors RTERM1 and RTERM2, the display shown in example
Example
As can be seen from the above description, in the case of the display shown in example
Example
Example
The display shown in example
As shown in example
Although both the first and second termination voltage sources VTERM1 and VTERM2 may be included inside the data driver 300, 310, or 330 as shown in example
The circuitry of the display according to embodiments described above, instead of the interface circuit portion of
As is apparent from the above description, the display according to embodiments has a variety of advantages. For example, since the timing controller does not drive current in a push-pull mode but instead drives current either in a push mode or in a pull mode, there is no problem described above that may occur when current is driven in a push-pull mode. In other words, there is no possibility that a time difference will occur between the push and pull mode driving procedures thereby resulting in fluctuation of the common-mode voltage. This removes the need to take into consideration the driving time difference between switches when designing the timing controller and thus the timing controller only needs to drive current either in a push mode or in a pull mode, so that it is possible to more easily implement the timing controller. Unlike the related timing controller, the timing controller of embodiments does not require a circuit for maintaining the common-mode voltage. The timing controller can also transmit a transmission signal in a multilevel format, thereby increasing data transmission efficiency. In addition, it is possible to simplify circuit implementation of the receiving side since the data driver that receives the transmission signal does not need to generate termination voltages.
It will be obvious and apparent to those skilled in the art that various modifications and variations can be made in the embodiments disclosed. Thus, it is intended that the disclosed embodiments cover the obvious and apparent modifications and variations, provided that they are within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0082763 | Aug 2008 | KR | national |