This application is a national phase entry of PCT Application No. PCT/JP2020/010768, filed on Mar. 12, 2020, which claims priority to Japanese Application No. 2019-058142 filed on Mar. 26, 2019, which applications are hereby incorporated herein by reference.
The present invention relates to a DML driver which drives a directly modulated laser (DML).
In recent years, owing to marked development of social networking service (SNS), a traffic volume of communications all over the world has been increasing year after year. From now on, owing to development of Internet of things (Iot) and cloud computing technology, a further increase in the traffic volume has been anticipated, and in order to support an enormous traffic volume, enlarging a communication capacity inside and outside a data center has been demanded. In accordance with the enlargement of the capacity, standardization of standards of 10 GbE and 40 GbE of Ethernet (a registered trademark) which is a main standard constituent of a network has been presently completed, and standardization of 100 GbE which aims further enlargement of the capacity is going to be nearly completed. For the purpose of application to the 100 GbE, from a view point of a reduction in power consumption, a driver which uses a DML has been attracting attention (refer to Non-Patent Literature 1).
Non-Patent Literature 1: A. Moto, T. Ikagawa, S. Sato, Y. Yamasaki, Y. Onishi, and K. Tanaka, “A low power quad 25.78-Gbit/s 2.5 V laser diode driver using shunt-driving in 0.18 μm SiGe-BiCMOS”, Compound Semiconductor Integrated Circuit Symposium, 2013.
In order to solve the above-mentioned problem, embodiments of the present invention have been made. An object of the present invention is to provide a DML driver which is capable of improving a band of EO response characteristics while inhibiting group delay near a relaxation oscillation frequency of an LD.
A DML driver of embodiments of the present invention includes: a post driver which supplies a driving current to a laser diode; and a pre-driver which drives the post driver in response to an inputted modulated signal, and the pre-driver has: a first transistor to whose gate or base the modulated signal is inputted; a first resistor whose one end is connected to a first power supply voltage; a first inductor whose one end is connected to another end of the first resistor and whose another end is connected to a drain or a collector of the first transistor; a second inductor whose one end is connected the drain or the collector of the first transistor and whose another end is connected to an input terminal of the post driver; a third inductor whose one end is connected to a source or an emitter of the first transistor and whose another end is connected to a second power supply voltage; and a capacitor whose one end is connected to the source or the emitter of the first transistor and whose another end is connected to the second power supply voltage.
In addition, in one configuration example of the DML driver of embodiments of the present invention, the pre-driver further includes a second resistor which is inserted between the source or the emitter of the first transistor and the one end of the third inductor as well as the one end of the capacitor.
In addition, in one configuration example of the DML driver of embodiments of the present invention, the pre-driver further includes a second resistor which is inserted between the source or the emitter of the first transistor and the one end of the third inductor.
In addition, in one configuration example of the DML driver of embodiments of the present invention, the pre-driver further includes a second transistor which is inserted between a connection point of the first and second inductors and the drain or the collector of the first transistor, to whose gate or base a bias voltage is inputted, whose drain or collector is connected to the connection point of the first and second inductors, and whose source or emitter is connected to the drain or the collector of the first transistor.
According to embodiments of the present invention, in a pre-driver, a first transistor is provided with a first resistor, first to third inductors, and a capacitor, whereby a peaking function which improves a band can be added to a DML driver while group delay near a relaxation oscillation frequency of a laser diode is inhibited, and it is made possible to inhibit the group delay near the relaxation oscillation frequency and to further improve a band of EO response characteristics.
Hereinafter, with reference to the accompanying drawings, embodiments of the present invention will be described.
The post driver 2 includes a transistor (not shown) and is a driver capable of driving the LD 1. In embodiments of the present invention, a driver circuit having any configuration is applicable to the post driver 2.
The pre-driver 3 has a peaking function to improve a band while group delay near a relaxation oscillation frequency fr of the LD 1 is inhibited. Specifically, the pre-driver 3 includes an NMOS transistor M1, a load resistor RD, a peaking inductor L1, a group delay inhibition inductor LX, and a peaking capacitor C. The NMOS transistor M1 is an NMOS to whose gate a modulated signal Vin is inputted. The load resistor RD is a load resistor whose one end is connected to a power supply voltage Vdd (first power supply voltage). One end of the peaking inductor L1 is connected to another end of the load resistor RD and another end of the peaking inductor L1 is connected to a drain of the transistor M1. One end of the L2 is connected to the drain of the transistor M1 and another end of the L2 is connected to an input terminal of the post driver 2. One end of the group delay inhibition inductor LX is connected to a source of the transistor M1 and another end of the group delay inhibition inductor LX is connected to a ground voltage GND (a second power supply voltage lower than the first power supply voltage). One end of the peaking capacitor CX is connected to the source of the transistor M1 and another end of the peaking capacitor CX is connected to a ground voltage GND.
A mark s in the Expression (1) is a Laplace operator. A part 30 in
A part 31 in
A part 32 in
In
The group delay inhibition function part 31 performs compensation to deal with a resonant-state peak of the EO response characteristics of the LD 1 as the single body, thereby inhibiting the group delay. In addition, the peaking function parts 30 and 32 have a peaking function by inductance and a peaking function by capacitance, respectively. As shown in
Next, a second embodiment of the present invention will be described.
In the pre-driver 3a of the present embodiment, a resistor Rx is inserted between the source of the transistor M1 of the pre-driver 3 of the first embodiment and one end of the inductor Lx of the pre-driver 3 thereof as well as one end of the capacitor Cx of the pre-driver 3 thereof. In this way, in the present embodiment, a linearization function can be added to the pre-driver 3a. In a case where the post driver 2 also has the linearization function, even when a signal Vin inputted to the pre-driver 3a is a signal, such as a four level pulse amplitude modulation (PAM4) signal and a discrete multitone (DMT) signal, for which linearity is required, it is made possible to drive an LD 1.
Next, a third embodiment of the present invention will be described.
In the pre-driver 3b of the present embodiment, a resistor Rx is inserted between the source of the transistor M1 of the pre-driver 3 of the first embodiment and one end of the inductor Lx of the pre-driver 3 thereof. In the present embodiment, as compared with the configuration of the second embodiment, impedance added to the source of the transistor M1 can be lowered in a high band and a gain of the driver can be increased, thereby enabling a frequency band to be improved.
Next, a fourth embodiment of the present invention will be described.
In the pre-driver 3c of the present embodiment, an NMOS transistor M2, to whose gate a DC bias voltage Vb is inputted, whose drain is connected to a connection point of inductors L1 and L2, and whose source is connected to the drain of the transistor M1, is inserted to the pre-driver 3 of the first embodiment. It is desirable that the bias voltage Vb is set in such a way that the transistors M1 and M2 operate in a saturated region.
Since in the present embodiment, by connecting the transistors M1 and M2 in a cascode manner, mirror effect in the transistor M1 can be inhibited, frequency characteristics of the DML driver can be further improved.
Note that although in the first to fourth embodiments, the example in which the FET is used as each of the transistors M1 and M2 is shown, a bipolar transistor may be used. In a case where the bipolar transistor is used, in the above description, it is only required for the gate to be replaced with a base, for the drain to be replaced with a collector, and for the source to be replaced with an emitter.
Embodiments of the present invention are applicable to technology which directly modulates optical output of a laser diode.
Number | Date | Country | Kind |
---|---|---|---|
2019-058142 | Mar 2019 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2020/010768 | 3/12/2020 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2020/195886 | 10/1/2020 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
8571079 | Nguyen | Oct 2013 | B1 |
20100092184 | Nguyen | Apr 2010 | A1 |
20140233594 | Kubo | Aug 2014 | A1 |
20140294026 | Yang | Oct 2014 | A1 |
20160141833 | Moto | May 2016 | A1 |
Entry |
---|
Moto et al., “A Low Power Quad 25.78-Gbit/s 2.5 V Laser Diode Driver Using Shunt-Driving in 0.18 μm SiGe—BiCMOS,” IEEE, 2013, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20220059987 A1 | Feb 2022 | US |