The disclosure relates to a device for validating documents of value (e.g., paper currency).
It is commonly known to those skilled in the art to use a bill validator to check authentication and denomination of banknotes. Bill validators are used in a wide variety of applications including; vending machines, gaming machines, ticketing machines and automated teller machines. Bill validators typically include a sensing unit for sensing authenticity and denomination of inserted banknotes. Various types of sensing systems can be employed by a bill validation device for example, optical sensing, magnetic sensing or a combination of both. Typical bill validation devices have power provided for operation either from the host machine or from a direct power source such as a standard AC power outlet.
A limitation of the type of bill validator described above is that it is in a continuously “ON” mode and thus continually draws power either from the host machine or through a directly connected power source. As overall power consumption for a host machine is becoming more of an issue due to operation costs, there is a need to reduce such consumption.
There exist different solutions to reducing power consumption of a host machine, and this can be accomplished by controlling internal devices and their operation. For example, one solution for a vending machine for dispensing cooled beverages is to control the refrigeration temperatures at different times during the day. Such a solution is disclosed in U.S. Pat. No. 6,581,396.
Other solutions for reducing power consumption of a vending machine are disclosed in U.S. Pat. No. 6,991,129. In yet other solutions, various sub-components (e.g., bill validator) are cycled between an “ON” mode and an “OFF” mode in order to reduce that overall amount of power being consumed by the host machine.
A low power validator for validating documents of value is described in claim 1. A method for controlling the operation of a low power validator is described in claim 16. Examples are described in the dependent claims.
a illustrates an example of the banknote presence detection components located in the banknote validation unit inlet without a banknote present.
b illustrates an example of the banknote presence detection components located in the banknote validation unit inlet with a banknote present.
c illustrates an example of the banknote presence detection components using a reflective type sensing configuration.
The disclosure relates to a low power validator for documents of value (e.g., paper currency validator) and, in particular, to a battery powered banknote validator including a power management system for minimizing or reducing the power consumption from a power source. As used herein, the term “documents of value” includes paper currency such as banknotes and bills, as well as security documents, paper coupons and other similar documents of value (both authentic as well as unauthentic (e.g., forgeries).
In the illustrated implementation, a banknote validation device 10 includes an inlet 50 for receiving banknotes from a user, a transportation path 40 for conveying an inserted banknote within the bill validation device, a sensing unit 20 for sensing characteristics of an inserted banknote, and a processing unit for controlling the overall operation of the banknote validator. The sensing unit 20 and other components can be integrated, for example, within the processing unit. Additionally, there is provided with banknote validator 10 a power supply unit 70 and a power management system 100. In some implementations, power supply unit 70 is a 12-volt battery; however, other types of power supplies and voltages can be used for the power supply unit.
Power management system 100 provides control of the supply power being fed to the banknote validator. More specifically, power management system 100 controls the transfer of the banknote validator from a power saving mode to a normal operation mode. In the power saving mode, overall banknote validation system 10 draws a very low amount of power from the power supply unit. In the normal operating mode, overall banknote validation system 10 draws a normal amount of power consistent with typical banknote validator operation. In some implementations, power management system 100 is located between power supply unit 70 and banknote validator 10. In other implementations, power management system 100 is integrated within banknote validator 10.
In some implementations, power management system 100 includes a wake up unit 130 and a power detection unit 150. Wake up unit 130 includes a micro-controller 135 (e.g., a programmable system on chip or PSoC device) operatively connected to power source 70, power detection unit 150, and banknote validator 10. In the implementation illustrated in
When validator 10 is in the power saving mode, FET 200 is in a disable mode so as to not provide main power to validator 10 via line 75. FET 200 is forced to a disable mode removing the connection of main power line 75 with validator 10 when output line 137 from microcontroller 135 becomes low. Continuing in the power saving state, wake up circuit 130 regularly monitors inlet 50 of banknote validator 10 for the presence of a banknote. The monitoring of inlet 50 for a banknote can be done in various ways known in the art, but for the example in
In other implementations, a reflective object sensor configuration can be used to detect the presence of banknote 90 in inlet 50. In such an implementation, emitter 81 and detector 82 are located on the same side of banknote path 40. In this implementation, the presence of a banknote causes the light emitted from emitter 81 to be reflected by banknote 90 and thus received by detector 82. Having a signal received by detector 82 allows for the measurement of the response signal of detector 82 to determine the presence of a banknote in inlet 50 as previously described.
Wake up unit 130 controls the banknote detection operation by driving emitter 81 (e.g., at a frequency of 10 Hz) and regularly samples (e.g., every 100 ms) for a received signal by detector 82 to determine if a banknote has been inserted in to inlet 50 by a user via lines 132, 131 respectively. When micro-controller 135 detects a banknote in inlet 50 via line 131, wake up unit 130 drives power detection unit 150 to determine if there is enough power to transfer banknote validator 10 from the power conserving mode to the normal operation mode.
To evaluate the power available for operation, upon detecting a banknote in inlet 50, wake up unit 130 enables a drive signal (i.e., 5V) via line 154 to N-FET 152. Receipt of a drive signal from microcontroller 135 via line 154 by N-FET 152 causes a 0V to be received by P-FET 151 and thus enable voltage to supplied to voltage divider 158 from power supply 70. Voltage divider 158 includes two resistors R1 and R2 to prevent excess voltage to be sensed by microcontroller 135 via line 155. In the illustrated implementation, when microcontroller 135 is a PSoC device and power supply 70 is a 12V DC source, the voltage divider results is a one-third voltage reduction to comply with typical PSoC requirements.
In an implementation where power supply 70 is a 12-volt DC source, microcontroller 135 evaluates the voltage measured over line 155 and will provide an enable signal to output line 137. An enable signal on line 137 from microcontroller 135 causes FET 200 to provide a connection of main power line 75 of banknote validator 10 to power supply 70 effectively transferring banknote validator 10 from a power conserving mode to a normal operation mode.
In some implementations, there is provided a voltage regulator between power source 70 and banknote validator 10 so as to provide a relatively constant voltage for operating banknote validator 10.
Once operation of the banknote validator 10 has been transferred from the power conserving mode to the normal operation mode, the inserted banknote can be evaluated by validator 10. During normal operation mode, an inserted banknote 90 in transported from inlet 50 by along a transportation path 40 to sensing unit 20. Sensing unit 20 authenticate and/or denominates the inserted banknote and rejects non-valid banknotes back to the user by reversing the transportation mechanism of transportation path 40 so as to return the non-valid banknote through inlet 50.
During operation of banknote validator 10 in the normal operation mode, the controller of banknote validator determines when to place the system back into the power conserving mode. The system will enter the power conserving mode, for example, when one of two situations exist. One situation that allows banknote validator 10 to transfer from the normal operating mode to the power conserving mode occurs when the banknote validator controller sends a control signal to wake up unit 130 via line 139. When microcontroller 135 receives a signal from the banknote validator controller to enter the power conserving mode, microcontroller 135 sends a disable signal via line 137 to FET 200 to disconnect power source 70 from banknote validator 10. A disable signal received by FET 200 effectively disconnects line 75 from power source 70 and banknote validator 10.
A second situation that allows banknote validator 10 to transfer from the normal operating mode to the power conserving mode occurs when power source 70 is unable to provide enough power to banknote validator 10. Such a situation can arise, for example, if the voltage being sensed via line 155 falls below a predetermined threshold. Since microcontroller 135 is continuously monitoring the voltage sensed on line 155 during the normal operation mode, any drop in measured voltage of power source 70 below a predetermined threshold will cause microcontroller 135 to send a disable signal via line 137 to FET 200, thereby disconnecting power source 70 from banknote validator 10.
An advantage of the power management system 100 is that although banknote validator 10 cannot be transitioned from the power conserving mode to the normal operating mode when the measured voltage of power source 70 is below a predetermined threshold, if a re-charging or increase to the power source 70 voltage occurs, banknote validator 10 is able to transition at a later time between modes without having to be reset by a service person. More particularly, if the voltage of power source 70 is below a predetermined threshold, the banknote validator will remain in a power conserving mode until the voltage of power source 70 rises above the predetermined threshold, and there is no need to have to reset the system.
Other variations are within the scope of the disclosure and claims. Various aspects are set forth in the claims.
This application is the U.S. National Stage filing of International Application No. PCT/US2010/026924 filed Mar. 11, 2010, which claims priority to U.S. Provisional Application No. 61/159,374 filed Mar. 11, 2009, each of which is incorporated herein by reference in its entirety.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2010/026924 | 3/11/2010 | WO | 00 | 11/21/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2010/105022 | 9/16/2010 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5316124 | Barnes et al. | May 1994 | A |
5657847 | Tod et al. | Aug 1997 | A |
6243626 | Schanin | Jun 2001 | B1 |
6581396 | Schanin | Jun 2003 | B2 |
6991129 | Chien et al. | Jan 2006 | B2 |
7276925 | Dobberpuhl et al. | Oct 2007 | B2 |
20060108732 | Kanno et al. | May 2006 | A1 |
20080070652 | Nguyen et al. | Mar 2008 | A1 |
20080109109 | Schanin et al. | May 2008 | A1 |
20080222431 | Paniagua et al. | Sep 2008 | A1 |
20100178900 | Cheng et al. | Jul 2010 | A1 |
20100285866 | Bleich et al. | Nov 2010 | A1 |
20110217032 | Guthrie et al. | Sep 2011 | A1 |
20120075102 | Stewart et al. | Mar 2012 | A1 |
20130040662 | Elisco | Feb 2013 | A1 |
Number | Date | Country |
---|---|---|
202008015252 | Feb 2009 | DE |
1255232 | Nov 2002 | EP |
2173624 | Oct 1986 | GB |
Entry |
---|
International Search Report dated May 21, 2010 for International Application No. PCT/US2010/026924. |
Number | Date | Country | |
---|---|---|---|
20120066533 A1 | Mar 2012 | US |
Number | Date | Country | |
---|---|---|---|
61159374 | Mar 2009 | US |