1. Field of the Invention
The invention relates to DC/DC regulation using NMOS and PMOS transistors as pass devices, and more particularly to the use of two output voltage regulation loops, where a current sense buffer triggers the second voltage regulation loop.
2. Description of the Related Art
Linear regulators are used in many electronic devices and applications for converting an unregulated input voltage, typically a low voltage input, to a regulated output voltage. One particular implementation of a linear voltage regulator is referred to as a low dropout (LDO) regulator. Such a LDO regulator is a DC linear voltage regulator, it generally operates with a very small input-output differential voltage across the regulator and offers a well regulated voltage at its output terminal. Usually a LDO regulator consists of a feedback-controlled loop connected to a transistor (or transistors). The feedback-controlled loop typically comprises a differential amplifier (error amplifier). The feedback-controlled loop controls the gate voltage of the transistor and thereby its impedance. Depending on the gate voltage, the transistor supplies a different amount of current to the LDO's output terminal. The gate voltage is modulated such that the regulator provides a steady DC voltage regardless of load conditions or input transients.
The circuit of
U.S. patent applications and U.S. Pat. Nos. which have a bearing on the present invention are:
U.S. Patent Application 2009/0189577 (Lin et al.) describes an LDO linear regulator including a PMOS power transistor having a variable size, where its size is adjustable by a control signal. The control signal is an N-bit digital signal generated by an analog-to-digital converter. In addition a variable current source can be used, driven by the same analog-to-digital converter.
U.S. Patent Application 2009/0115382 (Hasegawa et al.) discloses a Low Drop-Out/Linear Drop-Out regulator having a PMOS output transistor Tr1, an error amplifier, a buffer amplifier and a drive capability adjustment transistor PMOS Tr3. A second PMOS transistor Tr2 provides feedback to the buffer amplifier.
U.S. Pat. No. 7,521,909 (Dow et al.) shows a linear regulator comprising a pass element, transistor 24, an error amplifier 23, a buffer 33, a sense network 28 (a voltage divider) and a Miller compensation circuit 40. Transistor 24 is formed to include a main transistor which forms a sense current that is representative of the current through transistor 24.
U.S. Pat. No. 6,229,289 (Piovaccari et al.) teaches a regulator which switches between a switched mode and linear regulator (LDO) mode. The linear regulator controls a first transistor coupled between input Vin and output Vout. The switched mode controller, a Pulse Width Modulation controller, controls a second transistor which, in series with an inductor, is also coupled between input Vin and output Vout.
U.S. Pat. No. 7,531,996 (Yang et al.) presents an LDO which includes an NMOS and a PMOS transistor coupled in parallel between supply power and output. First and second error amplifiers drive the NMOS and the PMOS transistor, respectively. A voltage divider provides the input(s) to the error amplifiers.
It should be noted that none of the above-cited examples of the related art provide the advantages of the below described invention.
It is an object of at least one embodiment of the present invention to provide a method and a circuit to minimize the dropout voltage of a transistor pass device in a low dropout voltage regulator, while accommodating low and high current loads.
It is another object of the present invention to provide a DC/DC regulator with good load transient regulation without the need of an external load capacitor.
It is yet another object of the present invention to provide good load transient response.
It is still another object of the present invention to provide chip area reduction.
It is a further object of the present invention is to provide a low quiescent current.
It is yet a further object of the present invention is to provide increased bandwidth of the regulation loop.
It is still a further object of the present invention is to require a much smaller compensation capacitor.
These and many other objects have been achieved by using a first and a second output voltage regulation loop where the first output voltage regulation loop uses an NMOS transistor as the pass device and the second output voltage regulation loop uses a PMOS transistor as the pass device. The NMOS transistor is used for small current loads up to 1 mA and the PMOS transistor is used for larger loads from 1 mA and up to maximum current load Imax. The first output voltage regulation loop comprises the NMOS transistor, a voltage divider and an error amplifier, the output of which drives the gate of the NMOS transistor. The second output voltage regulation loop comprises the PMOS transistor, the same voltage divider and error amplifier and a current sense buffer. One input of the current sense buffer couples to the output of the error amplifier. The other input of the current sense buffer senses the current through the NMOS transistor. The output of the error amplifier regulates the voltage at the gate of the NMOS transistor and the output of the current sense buffer regulates the gate voltage of the PMOS transistor when the current through NMOS transistor exceeds a specified threshold.
For low currents (1 mA or less) the NMOS transistor acts as source follower. The error amplifier and the NMOS transistor are the master of the output voltage regulation loop. For higher currents (1 mA or more) the NMOS transistor acts as a current source delivering the maximum current of 1 mA. The voltage at the gate of the NMOS transistor is frozen and the rest of the current is delivered by the PMOS transistor. The current sense buffer together with the PMOS transistor become the master of the regulation output voltage.
These and many other objects and advantages of the present invention will be readily apparent to one skilled in the art to which the invention pertains from a perusal of the claims, the appended drawings, and the following detailed description of the preferred embodiments.
In the following, first and second conductivity types are opposite conductivity types, such as NMOS (n-channel) and PMOS (p-channel) transistors.
Referring now to
In Domino voltage regulator 30, transistor 31 (N1) and transistor 32 (P1) are the pass devices. Transistor 31 is used for very small load currents, transistor 32 is used only for higher load currents in parallel with transistor 31. There are two output voltage regulation loop configurations:
Domino voltage regulator 30 works as a DC/DC regulator, it has good load transient regulation response even when no external load capacitor 37 is used.
We now describe the function of Isense Buffer 34:
Assuming the NMOS pass device N1 contributes to the load Domino voltage regulator 30 up to 1 mA. The Isense Buffer 34 measures the current flowing in N1 by biasing another NMOS transistor, called NIsense, with the same gate, source and drain voltage of N1, Vg1, Vout and VIN, respectively. Assume that NIsense is a factor 1/1000 smaller than N1. This means that when 1 mA current flows through N1, 1 uA current flows through NIsense. A current comparator now compares the current flowing in NIsense to a constant bias current, 1 uA in this case. The output of this current comparator regulates the gate voltage Vg2, of the PMOS pass device P1.
In another description of the preferred embodiment of the present invention, and referring again to
The first switching means is a NMOS transistor having its drain-source path (D-S) coupled between power supply Vin and junction Vout. The second switching means is a PMOS transistor having its source-drain path (S-D) coupled between power supply Vin and junction Vout. The first resistive means is coupled between junction Vout and the first input (−) of amplifier 33 which has a minus polarity. The second input (+) of amplifier 33, which has a plus polarity, is coupled to reference voltage Vref.
A first input of current sense buffer 34 is coupled to the output of amplifier 33 and a second input of the current sense buffer is coupled to the source S of transistor 31 (equal to junction Vout). The output Vg2 of the current sense buffer is, as already mentioned earlier, coupled to the gate G of PMOS transistor 32. For small currents ranging from between about 0 mA and a maximum of about 1 mA, a load transient response is guaranteed by the first switching means working as a source follower where amplifier 33 and first switching means 31 are the master of the first output voltage regulation loop.
For high currents ranging from between about 1 mA and a maximum current Imax the first switching means acts as a current source only and delivers in this instant a maximum current of about 1 mA. At high currents, the voltage at the control gate G of first switching means 31 is fixed and currents ranging from about 1 mA to a maximum current Imax are delivered by second switching means 32; then current sense buffer 34 together with second switching means 32 become the master of the second output voltage regulation loop.
Switching means may imply devices such as a transistor or a transistor circuit, either of these in discrete form or in integrated circuits (IC), a relay, a mechanical switch. These devices are cited by way of illustration and not of limitation, as applied to switching means.
Resistive means may imply devices such as resistors, transistors or transistor circuits, either of these in discrete form or in integrated circuits (IC), functioning as resistors. These devices are cited by way of illustration and not of limitation, as applied to resistive means.
Advantages of the present invention are:
We now describe with reference to
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
10368012 | Feb 2010 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
4779037 | LoCascio | Oct 1988 | A |
5528127 | Streit | Jun 1996 | A |
6229289 | Piovaccari et al. | May 2001 | B1 |
6300749 | Castelli et al. | Oct 2001 | B1 |
6469480 | Kanakubo | Oct 2002 | B2 |
6493242 | Riggio et al. | Dec 2002 | B1 |
6509722 | Lopata | Jan 2003 | B2 |
6677735 | Xi | Jan 2004 | B2 |
6700360 | Biagi et al. | Mar 2004 | B2 |
6703816 | Biagi et al. | Mar 2004 | B2 |
7106032 | Chen et al. | Sep 2006 | B2 |
7521909 | Dow et al. | Apr 2009 | B2 |
7531996 | Yang et al. | May 2009 | B2 |
7656224 | Perez et al. | Feb 2010 | B2 |
20060170401 | Chen et al. | Aug 2006 | A1 |
20080116862 | Yang et al. | May 2008 | A1 |
20090115382 | Hasegawa et al. | May 2009 | A1 |
20090189577 | Lin et al. | Jul 2009 | A1 |
Number | Date | Country | |
---|---|---|---|
20110193538 A1 | Aug 2011 | US |