The present disclosure relates to a dot-matrix display device and a timer apparatus including the dot-matrix display device.
A known dot-matrix display device is described in, for example, Patent Literature 1.
Patent Literature 1: Japanese Unexamined Patent Application Publication No. 2015-87437
In an aspect of the present disclosure, a dot-matrix display device includes a display, a converter circuit, and a control circuit. The display includes a plurality of gate signal lines extending in a first direction, a plurality of source signal lines extending in a second direction intersecting with the first direction, and a plurality of pixel circuits arranged at intersections of the plurality of gate signal lines and the plurality of source signal lines. The converter circuit obtains a serial signal in synchronization with a first clock signal input from outside. The serial signal is input from outside through a serial interface. The serial signal includes address data for specifying, of the plurality of pixel circuits, a pixel circuit to undergo a refresh of image data. The serial signal includes the image data to be provided to the specified pixel circuit. The converter circuit converts the obtained serial signal to a parallel signal. The control circuit generates, based on a second clock signal having a lower frequency than the first clock signal, a control signal for controlling timing of serial-to-parallel conversion performed by the converter circuit.
In another aspect of the present disclosure, a timer apparatus includes the dot-matrix display device according to the above aspect of the present disclosure, and an elapsed time controller that controls a minimum unit time of elapsed time.
The objects, features, and advantages of the present disclosure will become more apparent from the following detailed description and the drawings.
The structure that forms the basis of a dot-matrix display device according to one or more embodiments of the present disclosure will be described. A dot-matrix display device described in Patent Literature 1 includes multiple gate signal lines, multiple source signal lines, and multiple pixel units arranged at intersections of the multiple gate signal lines and the multiple source signal lines. Each pixel unit includes a memory circuit. In such a dot-matrix display device, a pixel unit selected based on a gate signal line and a source signal line is refreshed by refreshing image data, and each unselected pixel unit displays a still image using image data retained in the memory circuit.
In a known dot-matrix display device, address data for selecting pixel units to undergo a refresh and image data to be provided to the selected pixel units are input in series (serially). Thus, the transfer time of the address data and the image data may be longer, causing a slower operation. For a known dot-matrix display device, a higher clock frequency set to shorten transfer time may be more difficult to follow by a control circuit that controls a refresh, possibly causing an improper operation.
A dot-matrix display device according to one or more embodiments of the present disclosure will now be described with reference to the accompanying drawings. Each figure referred to below illustrates main components and other elements of the dot-matrix display device according to one or more embodiments of the present disclosure. In one or more embodiments of the present disclosure, the dot-matrix display device may include known components that are not illustrated, for example, circuit boards, wiring conductors, control integrated circuits (ICs), and large-scale integration (LSI) circuits.
A dot-matrix display device 1 according to the present embodiment may include a display 3, a frequency divider circuit 4, a converter circuit 5, and a control circuit 6.
The display 3 is located on a main surface of a substrate 2. The substrate 2 is, for example, a transparent or opaque glass substrate, a plastic substrate, or a ceramic substrate. The substrate 2 may be in the shape of, for example, a polygonal plate such as a rectangular plate, a circular plate, or an oval plate, or in another shape.
The display 3 includes multiple gate signal lines 31, multiple source signal lines 32, and multiple pixel circuits 33. The multiple gate signal lines 31 are arranged in a first direction (e.g., a row direction). The multiple source signal lines 32 are arranged in a second direction (e.g., a column direction) intersecting with the first direction. The multiple pixel circuits 33 are arranged in a matrix at intersections of the multiple gate signal lines 31 and the multiple source signal lines 32.
Among the multiple pixel circuits 33, one or more pixel circuits 33 to undergo a refresh of image data, or to be refreshed, are selected based on address data input from an external signal provider (not illustrated). For the selected one or more pixel circuits 33, the image data is refreshed. New image data used in the refresh is input from the signal provider. Unselected pixel circuits 33 display still images using image data retained in the pixel circuits 33.
As illustrated in, for example,
The write switch circuit 331 includes a thin-film transistor (TFT) element. The TFT element includes a semiconductor film of, for example, amorphous silicon (a-Si) or low-temperature polycrystalline silicon (LTPS), a gate electrode, a source electrode, and a drain electrode. The gate electrode is connected to one of the multiple gate signal lines 31. The source electrode is connected to one of the multiple source signal lines 32. The drain electrode is connected to an input terminal of the latch circuit 332.
As illustrated in, for example,
The pixel potential generation circuit 333 includes an exclusive-OR (EXOR) logic gate circuit as illustrated in, for example,
To refresh an image displayed on the pixel circuit 33, the write switch circuit 331 is turned on. In other words, a H signal is provided to a gate signal line 31, and an image data signal is provided to a source signal line 32. The image data signal provided to the source signal line 32 is transmitted to the latch circuit 332 and retained in the latch circuit 332. The electric potential difference between the voltage at the opposite electrode 334c and the pixel electrode 334a changes in accordance with the image data signal. For example, in response to the image data signal being a L signal, black is displayed in the normally white mode and white is displayed in the normally black mode. In response to the image data signal being a H signal, white is displayed in the normally white mode and black is displayed in the normally black mode.
In the pixel circuit 33, the latch circuit 332 may retain multiple bits. In this case, the pixel circuit 33 can display gradients. The pixel circuit 33 may include a subpixel circuit for displaying red gradients, a subpixel circuit for displaying green gradients, and a subpixel circuit for displaying blue gradients. In this case, the pixel circuits 33 can display full colors.
In the dot-matrix display device 1, a refresh of the display 3 can be performed for individual pixel circuits 33 connected to a single gate signal line 31. The other pixel circuits 33 can display still images. This reduces the power consumption of the dot-matrix display device 1.
As illustrated in, for example,
In the present embodiment, the dot-matrix display device 1 may include a clock frequency controller that controls the frequency of the first clock signal SCLK. This structure allows the first clock signal SCLK to easily have a higher frequency. The clock frequency controller may be included in the signal provider described above or may be located separately from the signal provider. The clock frequency controller may be a software program stored in a random-access memory (RAM) or a read-only memory (ROM) in a drive element, for example, an IC or an LSI circuit, or, for example, a frequency control circuit formed on a circuit board.
Although the dot-matrix display device 1 according to the present embodiment uses the frequency divider circuit 4 to divide the frequency of the first clock signal SCLK to generate the second clock signal DIV_CLK having a lower frequency than the first clock signal SCLK, another structure may be used. For example, the dot-matrix display device 1 may include a first clock signal generator for generating the first clock signal SCLK and a separate second clock signal generator for generating the second clock signal DIV_CLK. This structure can control the frequencies of the first clock signal SCLK and the second clock signal DIV_CLK more precisely.
As illustrated in, for example,
The converter circuit 5 obtains a serial signal SI input from the signal provider in synchronization with the first clock signal SCLK. The serial signal SI is input, through a serial interface, from the signal provider into the converter circuit 5. The converter circuit 5 converts the obtained serial signal SI to a parallel signal.
In the present embodiment, as illustrated in, for example,
The serial signal SI may include dummy data DM that is not used for a refresh. In the present embodiment, as illustrated in, for example,
The serial signal SI is transferred to the converter circuit 5 in synchronization with the first clock signal SCLK. In transferring the serial signal SI, as illustrated in, for example,
The transfer period of the dummy data DM may be used as, for example, a refresh period during which a refresh is performed. This may increase the operation speed. In other words, the transfer period of the dummy data DM may be an active period of a gate signal GATE during which the gate signal GATE based on the address data A is provided to a gate signal line 31 and an active period of source signals during which the source signals based on the image data D are provided to source signal lines 32.
The transfer period of the dummy data DM may be shorter than or equal to a total of the transfer periods of the address data A and the image data D. This may increase the operation speed. The transfer period of the dummy data DM may be, but not limited to, 0.5 to 1 times the total of the transfer periods of the address data A and the image data D.
The transfer period of the dummy data DM may be shorter than or equal to at least one of the transfer period of the address data A or the transfer period of the image data D. This may increase the operation speed. The transfer period of the dummy data DM may be, but not limited to, 0.7 to 1 times at least one of the transfer period of the address data A or the transfer period of the image data D.
The transfer period of the dummy data DM may be shorter than or equal to the shorter one of the transfer period of the address data A and the transfer period of the image data D. This may increase the operation speed. The transfer period of the dummy data DM may be, but not limited to, 0.7 to 1 times the shorter one of the transfer period of the address data A and the transfer period of the image data D.
The control circuit 6 controls a refresh of the display 3. The control circuit 6 operates in synchronization with the second clock signal DIV_CLK. The control circuit 6 generates control signals for controlling serial-parallel (serial-to-parallel) conversion in the converter circuit 5, or more specifically, control signals for controlling serial-parallel conversion timing in the converter circuit 5.
The control circuit 6 includes a counter circuit (counting circuit) 61, a vertical control circuit 62, and a horizontal control circuit 63.
The counter circuit 61 operates in synchronization with the second clock signal DIV_CLK and generates a counter signal (count signal) CNT[8:0]. The counter signal CNT[8:0] counts the number of rising edges of the second clock signal DIV_CLK, which is a pulse signal. The counter signal CNT[8:0] is used to generate the control signals for controlling serial-parallel conversion performed by the converter circuit 5.
The counter circuit 61 that is, for example, a synchronous counter circuit as illustrated in
Each combinational logic circuit 611 includes multiple logic gate circuits. Each flip-flop circuit 612 includes a D terminal, a Q terminal, CK terminal, and an XRST terminal. Each flip-flop circuit 612 outputs a bit of a counter signal CNT[8:0] (one of signals CNT0 to CNT8 illustrated in
A combinational logic circuit typically includes logical gates that calculate basic logical functions, or for example, a NOT gate, an AND gate, and an OR gate, and wires that connect the logical gates, and include no feedback loop. The combinational logic circuit includes multiple inputs and an output (usually one output), with its input values and output value being either 0 or 1. Each output value is uniquely determined simply by a combination of input values. In other words, the combinational logic circuit calculates a logical function. A logical function can be expressed using a sum-of-products form logical expression. Using NOT, AND, and OR logical gates, NOT, AND, and OR combinational circuits can achieve any logical functions. Such a circuit is typically referred to as an AND-OR two-level combinational logic circuit. A logic circuit having many levels operates slower. Thus, the combinational logic circuits 611 often limit the maximum frequency of the first clock signal SCLK (about 1.5 MHz with a known structure).
The vertical control circuit 62 generates a vertical start pulse signal SRIN_V and a gate activity signal ENB_V based on the counter signal CNT[8:0] output from the counter circuit 61. The vertical start pulse signal SRIN_V starts a shift register that generates timing signals for obtaining pieces of address data A0 to A7. The vertical start pulse signal SRIN_V is active at the start of the address data A. A signal being active herein refers to a signal in an on-state (specifically, in a high or H state), and a signal being inactive herein refers to a signal in an off state (specifically, in a low or L state). The gate activity signal ENB_V determines the active period of a gate signal GATE provided to a gate signal line 31. The gate activity signal ENB_V is active when the dummy data DM is transferred after the address data A and the image data D are transferred.
As illustrated in, for example,
The combinational logic circuit 621 includes multiple logic gate circuits. Based on the counter signal CNT[8:0] generated by the counter circuit 61, the combinational logic circuit 621 generates a first control signal CS1, which is output to the flip-flop circuit 622.
The flip-flop circuit 622 includes a D terminal, a Q terminal, a CK terminal, and an XRST terminal. The D terminal receives the first control signal CS1 generated by the combinational logic circuit 621. The CK terminal receives the second clock signal DIV_CLK. The XRST terminal receives the chip select signal SCS. The Q terminal is connected to the first one-shot pulse circuit 623. The flip-flop circuit 622 retains the first control signal CS1 at the rising edge of the second clock signal DIV_CLK, and outputs the first control signal CS1 to the first one-shot pulse circuit 623.
The first one-shot pulse circuit 623 includes a delay circuit and a logical product (AND) logic gate circuit. At the rise of the first control signal CS1 output from the flip-flop circuit 622, the first one-shot pulse circuit 623 generates a first trigger signal TS1, which is output to the OR circuit 626.
The second one-shot pulse circuit 624 includes a delay circuit and an AND logic gate circuit. At the rise of the chip select signal SCS, the second one-shot pulse circuit 624 generates a second trigger signal TS2, which is output to the OR circuit 626.
The third one-shot pulse circuit 625 includes a delay circuit and a negated logical sum (NOR) logic gate circuit. At the fall of the second clock signal DIV_CLK, the third one-shot pulse circuit 625 generates a third trigger signal TS3, which is output to the RS latch circuit 627.
The OR circuit 626 calculates a logical sum of the first trigger signal TS1 output from the first one-shot pulse circuit 623 and the second trigger signal TS2 output from the second one-shot pulse circuit 624, and outputs the logical sum to the RS latch circuit 627.
The RS latch circuit 627 includes an S terminal, an R terminal, and a Q terminal. The S terminal receives the logical sum of the first trigger signal TS1 and the second trigger signal TS2 output from the OR circuit 626. The R terminal receives the third trigger signal TS3 output from the third one-shot pulse circuit 625. The RS latch circuit 627 outputs a vertical start pulse signal SRIN_V from the Q terminal. The RS latch circuit 627 operates in a known manner. For example, in response to a L signal input at the S terminal and a H signal input at the R terminal, the RS latch circuit 627 outputs a L signal as a vertical start pulse signal SRIN_V from the Q terminal. This output state is maintained when the S terminal or the R terminal receives the unchanged signal or both the S terminal and the R terminal receive L signals. In response to a H signal input at the S terminal and a L signal input at the R terminal, the RS latch circuit outputs a H signal as a vertical start pulse signal SRIN_V from the Q terminal. This output state is maintained when the S terminal or the R terminal receives the unchanged signal or both the S terminal and the R terminal receive L signals.
As illustrated in, for example,
The combinational logic circuit 628 includes multiple logic gate circuits. Based on the counter signal CNT[8:0] generated by the counter circuit 61, the combinational logic circuit 628 generates a second control signal CS2, which is output to the flip-flop circuit 629.
The flip-flop circuit 629 includes a D terminal, a Q terminal, a CK terminal, and an XRST terminal. The D terminal receives the second control signal CS2 generated by the combinational logic circuit 628. The CK terminal receives the second clock signal DIV_CLK. The XRST terminal receives the chip select signal SCS. The flip-flop circuit 629 outputs a gate activity signal ENB_V from the Q terminal. The flip-flop circuit 629 retains the second control signal CS2 at the rising edge of the second clock signal DIV_CLK, and outputs the second control signal CS2 as a gate activity signal ENB_V.
As illustrated in, for example,
The combinational logic circuit 631 includes multiple logic gate circuits. Based on the counter signal CNT[8:0] generated by the counter circuit 61, the combinational logic circuit 631 generates a third control signal CS3, which is output to the flip-flop circuit 632.
The flip-flop circuit 632 includes a D terminal, a Q terminal, a CK terminal, and an XRST terminal. The D terminal receives the third control signal CS3 generated by the combinational logic circuit 631. The CK terminal receives the second clock signal DIV_CLK. The XRST terminal receives the chip select signal SCS. The Q terminal is connected to the fourth one-shot pulse circuit 633. The flip-flop circuit 632 retains the third control signal CS3 at the rising edge of the second clock signal DIV_CLK, and outputs the third control signal CS3 to the fourth one-shot pulse circuit 633.
The fourth one-shot pulse circuit 633 includes a delay circuit and an AND logic gate circuit. At the rise of the third control signal CS3 output from the flip-flop circuit 632, the fourth one-shot pulse circuit 633 generates a fourth trigger signal TS4, which is output to the RS latch circuit 635.
The fifth one-shot pulse circuit 634 includes a delay circuit and a NOR logic gate circuit. At the fall of the chip select signal SCS, the fifth one-shot pulse circuit 634 generates a fifth trigger signal TS5, which is output to the RS latch circuit 635.
The RS latch circuit 635 includes an S terminal, an R terminal, and a Q terminal. The S terminal receives the fourth trigger signal TS4 output from the fourth one-shot pulse circuit 633. The R terminal receives the fifth trigger signal TS5 output from the fifth one-shot pulse circuit 634. The RS latch circuit 635 outputs a horizontal start pulse signal SRIN_H from the Q terminal. The RS latch circuit 635 operates in a known manner. For example, in response to a L signal input at the S terminal and a H signal input at the R terminal, the RS latch circuit 635 outputs a L signal as a horizontal start pulse signal SRIN_H from the Q terminal. This output state is maintained when the S terminal or the R terminal receives the unchanged signal or both the S terminal and the R terminal receive L signals. In response to a H signal input at the S terminal and a L signal input at the R terminal, the RS latch circuit outputs a H signal as a horizontal start pulse signal SRIN_H from the Q terminal. This output state is maintained when the S terminal or the R terminal receives the unchanged signal or both the S terminal and the R terminal receive L signals.
As illustrated in, for example,
The combinational logic circuit 636 includes multiple logic gate circuits. Based on the counter signal CNT[8:0] generated by the counter circuit 61, the combinational logic circuit 636 generates a fourth control signal CS4, which is output to the flip-flop circuit 637.
The flip-flop circuit 637 includes a D terminal, a Q terminal, a CK terminal, and an XRST terminal. The D terminal receives the fourth control signal CS4 generated by the combinational logic circuit 636. The CK terminal receives the second clock signal DIV_CLK. The XRST terminal receives the chip select signal SCS. The flip-flop circuit 637 outputs a data activity signal ENB_H from the Q terminal. The flip-flop circuit 637 retains the fourth control signal CS4 at the rising edge of the second clock signal DIV_CLK, and outputs the fourth control signal CS4 as a data activity signal ENB_H.
An example circuit structure of the converter circuit 5 in the dot-matrix display device 1 according to the present embodiment will now be described. The converter circuit 5 includes a vertical converter circuit 51 and a horizontal converter circuit 55.
The vertical converter circuit 51 converts the pieces of address data A0 to A7 in the serial signal SI to a parallel signal based on the vertical start pulse signal SRIN_V output from the vertical control circuit 62. The vertical converter circuit 51 includes, as illustrated in, for example,
The shift register circuit 52 operates in synchronization with the first clock signal SCLK. The shift register circuit 52 receives the vertical start pulse signal SRIN_V output from the vertical control circuit 62.
The shift register circuit 52 includes multiple flip-flop circuits 521 connected in series as illustrated in, for example,
As illustrated in, for example,
Each of the multiple latch activity signal circuits 53 includes, as illustrated in, for example,
Each of the multiple latch circuits 54 includes a D terminal, a CK terminal, and a Q terminal. Each latch circuit 54 receives, at its CK terminal, a vertical latch activity signal LTV output from a latch activity signal circuit 53 connected to it. The D terminal receives the serial signal SI provided from the signal provider. The multiple latch circuits 54 obtain the respective pieces of address data A0 to A7 in the serial signal SI during the corresponding latch activity signal LTV being a H signal, and retain the piece of address data during the corresponding latch activity signal LTV being a L signal. As illustrated in, for example,
The dot-matrix display device 1 includes a decoder circuit 7 and a drive circuit 8. The drive circuit 8 includes a vertical drive circuit 81 and a horizontal drive circuit 82.
The decoder circuit 7 decodes, based on the gate activity signal ENB_V output from the control circuit 6, the address signals GS0 to GS7 output from the vertical converter circuit 51, and generates decoded address signals DEC1 to DEC256 (or simply DEC collectively) for selecting one of the multiple gate signal lines 31. The decoded address signals DEC output from the decoder circuit 7 are input into the vertical drive circuit 81.
The decoder circuit 7 includes multiple NOR logic gate circuits (hereafter, also referred to as NOR circuits) 71 as illustrated in, for example,
Each NOR circuit 71 receives eight signals out of 16 signals including the address signals GS0 to GS7 output from the vertical converter circuit 51 and their inverted signals XGS0 to XGS7 corresponding to the address signals GS0 to GS7. The multiple NOR circuits 71 each receive eight signals in a different combination. The number of combinations to select eight different signals from 16 signals of the address signals GS0 to GS7 and the inverted signals XGS0 to XGS7 is 28=256. Thus, the eight signals input into the decoder circuit 7 can determine a single NOR circuit 71 that outputs a H signal, among the multiple NOR circuits 71, and the other NOR circuits 71 output L signals. In the present embodiment, as illustrated in, for example,
The vertical drive circuit 81 is located downstream from the decoder circuit 7. As illustrated in, for example,
Each AND circuit 811 includes two input terminals. One input terminal receives a decoded address signal DEC output from the corresponding NOR circuit 71 connected to the AND circuit 811, and the other input terminal receives the gate activity signal ENB_V output from the control circuit 6. The output terminals of the multiple AND circuits 811 are connected to the respective multiple gate signal lines 31.
Each pair of multiple AND circuits 811 and the corresponding multiple gate signal lines 31 may include a buffer circuit 812 between them as illustrated in, for example,
The vertical drive circuit 81 illustrated in
The horizontal converter circuit 55 converts the pieces of image data D0 to D255 in the serial signal SI to a parallel signal based on the horizontal start pulse signal SRIN_H output from the horizontal control circuit 63. As illustrated in, for example,
The shift register circuit 56 operates in synchronization with the first clock signal SCLK. The shift register circuit 56 receives the horizontal start pulse signal SRIN_H output from the horizontal control circuit 63.
As illustrated in, for example,
Each of the multiple flip-flop circuits 561 in the shift register circuit 56 includes a D terminal, a CK terminal, and a Q terminal. The CK terminal receives the first clock signal SCLK. The first flip-flop circuit 561 receives the horizontal start pulse signal SRIN_H output from the horizontal control circuit 63 at its D terminal. The multiple flip-flop circuits 561 output respective horizontal shift signals SRH1 to SRHm (or simply SRH collectively). For these signals, m is a positive integer equal to the number of source signal lines 32. In the present embodiment, m=256. Each of the second and subsequent flip-flop circuits 561 includes the D terminal connected to the Q terminal of its preceding flip-flop circuit 561. The Q terminals of the multiple flip-flop circuits 561 are connected to the respective multiple latch activity signal circuits 57.
As illustrated in, for example,
Each of the multiple latch circuits 58 includes a D terminal, a CK terminal, and a Q terminal. Each latch circuit 58 receives, at its CK terminal, a horizontal latch activity signal LTH output from a latch activity signal circuit 57 connected to it. The D terminal receives the serial signal SI provided from the signal provider. The multiple latch circuits 58 obtain the respective pieces of image data D0 to D255 in the serial signal SI during the corresponding latch activity signal LTH being a H signal, and retain the piece of image data during the corresponding latch activity signal LTH being a L signal. As illustrated in, for example,
The horizontal drive circuit 82 is located downstream from the horizontal converter circuit 55. As illustrated in, for example,
Each AND circuit 821 includes two input terminals. One input terminal receives a data signal DATA output from the corresponding latch circuit 58 connected to the AND circuit 821, and the other input circuit receives the data activity signal ENB_H output from the control circuit 6. The output terminals of the multiple AND circuits 821 are connected to the respective multiple source signal lines 32.
Each pair of multiple AND circuits 821 and the corresponding multiple source signal lines 32 may include a buffer circuit 822 between them as illustrated in, for example,
The horizontal drive circuit illustrated in
In the dot-matrix display device 1 according to the present embodiment, the control circuit 6, or specifically the counter circuit 61, operates in synchronization with the second clock signal DIV_CLK obtained by dividing the frequency of the first clock signal SCLK by two. The counter circuit 61 includes the combinational logic circuits 611 (illustrated in
In a known dot-matrix display device, a counter circuit operates in synchronization with an external clock signal (an equivalent to the first clock signal SCLK) provided from an external device. To operate the counter circuit properly, the minimum value of the external clock signal period is equal to the delay time of the counter circuit.
Thus, the frequency of the first clock signal SCLK may be doubled in the dot-matrix display device 1 according to the present embodiment as compared with the frequency in a known dot-matrix display device. The dot-matrix display device 1 according to the present embodiment can perform display control at higher speed with the first clock signal SCLK having a higher frequency, or for example, can shorten the transfer time of the serial signal SI.
In the dot-matrix display device 1 according to the present embodiment, the vertical converter circuit 51 generates the address signal GS, which is a parallel signal, based on the vertical start pulse signal SRIN_V and the address data A in the serial signal SI input serially. This simplifies the wiring for input of the address data A from outside. The vertical converter circuit 51 converts the address data A input serially to a parallel address signal GS and outputs the resulting signal to maintain a short transfer time of the address signal GS.
The decoder circuit 7 generates the decoded address signals DEC1 to DEC256 to be provided to the multiple (256) gate signal lines 31 based on the address signals GS0 to GS7. This allows the address signals GS0 to GS7 that fewer than the gate signal lines 31 to drive the multiple gate signal lines 31. This simplifies the wiring for input of the address data A from outside, thus reducing the circuit size of the vertical converter circuit 51.
In one or more embodiments of the present disclosure, a timer apparatus includes the dot-matrix display device 1 according to one or more embodiments of the present disclosure. The timer apparatus includes an elapsed time controller that controls the minimum unit time of elapsed time. This structure includes the dot-matrix display device 1 according to one or more embodiments of the present disclosure that can operate at a high speed, and can control the minimum unit time of elapsed time variously, for example, in units of 1, 0.1, 0.01, and 0.001 s. Thus, the timer apparatus according to one or more embodiments of the present disclosure can be used, for example, as a stopwatch used in athletic competitions such as sports or in speed racing such as auto racing and air racing or as a time display used in a high-speed camera.
The elapsed time controller may be a software program stored in a memory, for example, a RAM or a ROM in a drive element, for example, an IC or an LSI circuit located inside or outside the dot-matrix display device 1. The elapsed time controller may be, for example, an elapsed time control circuit formed on a circuit board located inside or outside the dot-matrix display device 1.
The dot-matrix display device according to one or more embodiments of the present disclosure can shorten the transfer time of the address data and the image data, and can properly operate the control circuit that controls a refresh. In other words, although the clock frequency of the first clock signal is increased to shorten the transfer time of the image data, the control circuit can control the timing of serial-to-parallel conversion through the converter circuit in response to the second clock signal having a lower frequency than the first clock signal. For example, the second clock signal may have a clock frequency equivalent or similar to a frequency used in a known structure. This structure can operate the control circuit properly.
In one or more embodiments of the present disclosure, the timer apparatus includes the dot-matrix display device according to one or more embodiments of the present disclosure that can operate at a high speed. The timer apparatus can control the minimum unit time of elapsed time variously, for example, in units of 1, 0.1, 0.01, and 0.001 s.
Although the embodiments of the present disclosure have been described in detail, the present disclosure is not limited to the embodiments described above, and may be changed or varied in various manners without departing from the spirit and scope of the present disclosure. The components described in the above embodiments may be entirely or partially combined as appropriate unless any contradiction arises.
The dot-matrix display device according to one or more embodiments of the present disclosure may be used in various electronic devices. Such electronic devices include, for example, automobile route guidance systems (car navigation systems), ship route guidance systems, aircraft route guidance systems, indicators for instruments in vehicles such as automobiles, instrument panels, smartphones, mobile phones, tablets, personal digital assistants (PDAs), video cameras, digital still cameras, electronic organizers, electronic books, electronic dictionaries, personal computers, copiers, terminals for game devices, television sets, product display tags, price display tags, programmable display devices for industrial use, car audio systems, digital audio players, facsimile machines, printers, automatic teller machines (ATMs), vending machines, medical display devices, digital display watches, smartwatches, and information displays installed at stations and airports.
Number | Date | Country | Kind |
---|---|---|---|
2020-077808 | Apr 2020 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2021/014629 | 4/6/2021 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/215239 | 10/28/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20020036625 | Nakamura | Mar 2002 | A1 |
20020075211 | Nakamura | Jun 2002 | A1 |
20100128019 | Harada | May 2010 | A1 |
20100309173 | Matsuda et al. | Dec 2010 | A1 |
20140340383 | Gyouten | Nov 2014 | A1 |
20200302886 | Kasuo | Sep 2020 | A1 |
Number | Date | Country |
---|---|---|
208207529 | Dec 2018 | CN |
0740285 | Oct 1996 | EP |
H10-282938 | Oct 1998 | JP |
2002-175040 | Jun 2002 | JP |
2010-128014 | Jun 2010 | JP |
2015-087437 | May 2015 | JP |
2017-156401 | Sep 2017 | JP |
2013084813 | Jun 2013 | WO |
Number | Date | Country | |
---|---|---|---|
20230162698 A1 | May 2023 | US |