| Tong, "Phase locked detector for double-sideband, diminished-carrier reception", Wireless World, vol. 87, No. 1548, Sep. 1981, pp. 79-83. |
| Sun, "A High Speed High Jitter Tolerant Clock And Data Recovery Circuit Using Crystal Based Dual PLL", IEEE 1991 Bipolar Circuits and Technology Meeting, pp. 293-296. |
| Dirndorfer et al., "Simulation und Aufbau eines experimentellen 140 Mbit/s-Binarsystems fur Koaxialkabel", Archiv Fur Elektronik Und Ubertragungstechnik, vol. 38, No. 2, Mar. 1984, pp. 79-84. |
| Fadrhons, "Blend a wideband PLL with a narrowband loop and boost frequency-synthesizer performance. The benefits: low noise, high resolution and low cost", Electron Design, vol. 24, No. 14, Jul. 5, 1976, pp. 46-51. |