Claims
- 1. A method of conducting current applied to a terminal of an integrated circuit by an electrostatic discharge event, comprising:conducting the current to a drain of a pump transistor; capacitively coupling the current from the drain of the pump transistor to a gate of the pump transistor, the gate overlapping a portion of a well within which the drain is disposed to define the capacitance, so that the pump transistor is turned on to conduct the current to a source of the pump transistor; conducting the current from the source of the pump transistor to a region of a substrate of the integrated circuit within which a protection transistor is disposed, the protection transistor having a channel region of the same conductivity type as the substrate disposed between drain and source regions; wherein the source, drain, and channel regions of the protection transistor correspond to the emitter, base, and collector of a parasitic bipolar transistor; wherein the drain of the protection transistor is connected to the terminal, the source of the protection transistor is connected to a reference voltage node, and a gate of the protection transistor is connected to the gate of the pump transistor; and wherein the step of conducting the current from the source of the pump transistor forward biases a junction between the channel and source regions of the protection transistor and causes bipolar conduction of current from the terminal to the reference voltage node.
- 2. The method of claim 1, further comprising:capacitively coupling current from the terminal to the gates of the pump and protection transistors via a junction capacitor.
- 3. The method of claim 1, further comprising:boosting the current conducted to the region of a substrate of the integrated circuit within which a protection transistor is disposed by conducting current from the terminal to an anode of a junction diode to turn on a parasitic bipolar transistor having an emitter corresponding to the anode of the junction diode, a collector corresponding to the substrate, and a base corresponding to a well within which the cathode of the junction diode is disposed.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 10/163,712, filed June 5, 2002 now U.S. Pat. No. 6,624,487.
This application claims priority, under 35 U.S.C. §119(e), of Provisional Application No. 60/378,554, filed May 7, 2002.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4692781 |
Rountree et al. |
Sep 1987 |
A |
4855620 |
Duvvury et al. |
Aug 1989 |
A |
5012317 |
Rountree |
Apr 1991 |
A |
5907462 |
Chatterjee et al. |
May 1999 |
A |
5940258 |
Duvvury |
Aug 1999 |
A |
6624487 |
Kunz et al. |
Sep 2003 |
B1 |
Non-Patent Literature Citations (3)
Entry |
Rountree et al., “A Process-Tolerant Input Protection Circuit for Advanced CMOS Processes,” 1988 EOS/ESD Symposium, pp. 201-205. |
Duvvury et al., “Substrate Pump NMOS for ESD Protection Applications,” 2000 EOS/ESD Symposium, Paper 1A.2.1, pp. 7-17. |
Kunz et al., “5-V Tolerant Fail-safe ESD Solutions for 0.18 um Logic CMOS Process,” 2001 ESD/EOS Symposium, Sep. 11, 2001. |