Claims
- 1. A dynamic random access memory (DRAM) cell configuration, comprising:
a semiconductor substrate having trenches formed therein; an insulating layer having an opening formed therein; storage capacitors disposed in said trenches of said semiconductor substrate, each of said storage capacitors having an electrode being isolated from said semiconductor substrate by said insulating layer; read-out transistors, each of said read-out transistors assigned to an associated one of said storage capacitors, each of said read-out transistors having a gate electrode and a source/drain region produced by implantation of dopants and disposed in said semiconductor substrate, said source/drain region connected to said electrode of an associated one of said storage capacitors through said opening in said insulating layer; and buried strap contacts, each of said buried strap contacts associated with a respective storage capacitor and connected to said source/drain region of a respective read-out transistor by outdiffusion of further dopants from said electrode of said respective storage capacitor and a type of doping of said outdiffusion and of said implantation being identical, said implantation of said source/drain region in each case extending at least as deeply into said semiconductor substrate as said outdiffusion of said buried strap contacts so that said implantation of said source/drain region forms a boundary of a space charge zone of a p/n junction.
- 2. The DRAM cell configuration according to claim 1, wherein said semiconductor substrate is formed by a silicon single crystal.
- 3. The DRAM cell configuration according to claim 1, wherein said implantation of said source/drain region is formed by one of phosphorous and arsenic.
- 4. The DRAM cell configuration according to claim 1, wherein said electrode is formed by doped polysilicon.
- 5. The DRAM cell configuration according to claim 4, wherein said doped polysilicon is arsenic-doped.
- 6. The DRAM cell configuration according to claim 1, wherein:
said insulator layer is one of a plurality of insulator layers; and said storage capacitors disposed in said trenches are electrically insulated from surroundings by said insulator layers.
- 7. The DRAM cell configuration according to claim 6, wherein said insulator layers are composed of oxides fabricated by a tetraethyl orthosilicate (TEOS) method.
- 8. The DRAM cell configuration according to claim 6, wherein said opening is one of a plurality of openings formed in a region of a surface of each of said trenches for each of said storage capacitors.
- 9. The DRAM cell configuration according to claim 8, wherein said openings have a diameter of about 50 nm.
- 10. The DRAM cell configuration according to claim 8, wherein each of said buried strap contacts is located behind one of said openings and has a width and a depth of about 100 nm in each case.
- 11. The DRAM cell configuration according to claim 10, wherein substantially an entire area of a respective buried strap contact is superposed by said implantation of said source/drain region.
- 12. The DRAM cell configuration according to claim 11, wherein a penetration depth of said implantation of said source/drain region is 150-200 nm.
- 13. The DRAM cell configuration according to claim 11, wherein said source/drain region has a width substantially corresponding to twice to three times a value of a width of said respective buried strap contact.
- 14. A method for fabricating a dynamic random access memory (DRAM) cell configuration, which comprises the steps of:
providing a semiconductor substrate; fabricating trenches in the semiconductor substrate; fabricating insulator layers with openings and electrodes of storage capacitors in the trenches; outdiffusing of dopants from the electrodes through the openings for producing buried strap contacts for connection to read-out transistors associated with the storage capacitors; forming gate electrodes of the read-out transistors on the semiconductor substrate; and producing source/drain regions of the read-out transistors by selective implantation of further dopants into interspaces between the storage capacitors and the gate electrodes at least as deeply into the semiconductor substrate as outdiffusions formed by the buried strap contacts, a type of doping of the outdiffusions of the buried strap contacts and of the implantations being identical.
- 15. The method according to claim 14, which comprises effecting the implantation of the further dopants for producing the source/drain regions with energies up to 60 keV.
- 16. The method according to claim 14, which comprises effecting the implantation of the further dopants for producing the source/drain regions in two stages, which further comprises the steps of:
performing a first stage of the implantation after the formation of the gate electrodes on the semiconductor substrate; applying nitride spacers to the gate electrodes; and performing a second stage of the implantation after the application of the nitride spacers to the gate electrodes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 57 123.6 |
Nov 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/03987, filed Nov. 14, 2000, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/03987 |
Nov 2000 |
US |
Child |
10156540 |
May 2002 |
US |