Claims
- 1. A DRAM having a data output circuit and a timer for controlling a refresh operation with control signals which are in synchronism with a system clock, said DRAM comprising:
- an oscillator generating an oscillating signal; and
- a counter counting said oscillating signal, said counter starting counting said oscillating signal upon a receiving a predetermined instruction, and making an output of said data output circuit a high impedance state or a data output state when a result of counting said oscillating signal becomes a predetermined number, thereby allowing a frequency of said oscillating signal to be measured outside said DRAM based on a timing of said predetermined instruction and a timing of state change in said output of said data output circuit.
- 2. The DRAM as claimed in claim 1, wherein said predetermined instruction is an instruction to start the refresh operation.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-233860 |
Sep 1993 |
JPX |
|
6-007937 |
Jan 1994 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 08/308,105 filed Sep. 16, 1994, now U.S. Pat. No. 5,594,699.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
308105 |
Sep 1994 |
|