Claims
- 1. A gate driver for driving a display device in accordance with driving signals, comprising:a voltage level shift circuit which receives a data signal, an output enable signal and an output driver control signal each having a voltage level defined by a difference between a high-signal voltage and a low-signal voltage, and which increases the voltage level of the data signal, the output enable signal and the output driver control signal to output a voltage level shifted data signal, a voltage level shifted output enable signal and a voltage level shifted output driver control signal; an output circuit which receives the voltage level shifted data signal and which outputs the driving signals corresponding to the voltage level shifted output driver control signal in response to the voltage level shifted output enable signal; wherein said output circuit outputs a plurality of the driving signals in parallel and comprises: a plurality of shift registers each of which stores the voltage level shifted data signal, and each of which outputs the stored data signal in response to the voltage level shifted output enable signal; and a plurality of output drivers which outputs the driving signals corresponding to the stored data signals.
- 2. The gate driver according to claim 1, wherein said voltage level shift circuit is comprised of first and second transistors each of which has a gate electrode, a first electrode and second electrode, the gate electrode of the first transistor is electrically connected to the first electrode of the second transistor, and the gate electrode of the second transistor is electrically connected to the first electrode of the first transistor.
- 3. The gate driver according to claim 2, wherein said second electrode of said first and second transistors are supplied to the predetermined voltage.
- 4. The gate driver according to claim 2, wherein each of said first and second transistors is a P-type MOS transistor.
- 5. The gate driver according to claim 3, wherein each of said first and second transistors is a P-type MOS transistor.
- 6. A drive circuit for driving a display device in accordance with driving signals, comprising:a voltage level shift circuit which receives a data signal, an output enable signal and an output driver control signal each having a voltage level defined by a difference between a high-signal voltage and a low-signal voltage, and which increases the voltage level of the data signal, the output enable signal and the output driver control signal to output a voltage level shifted data signal, a voltage level shifted output enable signal and a voltage level shifted output driver control signal; an output circuit which receives the voltage level shifted data signal and which outputs the driving signals corresponding to the voltage level shifted output driver control signal in response to the voltage level shifted output enable signal; wherein said output circuit outputs a plurality of the driving signals in parallel and comprises: a plurality of shift registers each of which stores the voltage level shifted data signal, and each of which outputs the stored data signal in response to the voltage level shifted output enable signal; and a plurality of output drivers which outputs the driving signals corresponding to the stored data signals.
- 7. The drive circuit according to claim 6, wherein said voltage level shift circuit is comprised of first and second transistors each of which has a gate electrode, a first electrode and a second electrode, the gate electrode of the first transistor is electrically connected to the first electrode of the second transistor, and the gate electrode of the second transistor is electrically connected to the first electrode of the first transistor.
- 8. The drive circuit according to claim 7, wherein said second electrodes of said first and second transistors are supplied to the predetermined voltage.
- 9. The drive circuit according to claim 7, wherein each of said first and second transistors is a P-type MOS transistor.
- 10. The drive circuit according to claim 8, wherein each of said first and second transistors is a P-type MOS transistor.
- 11. A gate driver for driving a display device in accordance with driving signals, comprising:a voltage level shift circuit which receives a control signal which includes a data signal, an output enable signal and a shift direction control signal, and an output driver control signal each having a voltage level defined by a difference between a high-signal voltage and a low-signal voltage, and which increases the voltage level of the data signal, the output enable signal and the output driver control signal to output a voltage level shifted data signal, a voltage level shifted output enable signal and a voltage level shifted output driver control signal; an output circuit which receives the voltage level shifted data signal and which outputs the driving signals corresponding to the voltage level shifted output driver control signal in response to the voltage level shifted output enable signal; wherein said output circuit outputs a plurality of the driving signals in parallel and comprises: a plurality of shift registers each of which stores the voltage level shifted data signal, and each of which outputs the stored data signal in response to the voltage level shifted output enable signal; and a plurality of output drivers which outputs the driving signals corresponding to the stored data signals.
- 12. The gate driver according to claim 11, wherein said voltage level shift circuit is comprised of first and second transistors each of which has a gate electrode, a first electrode and second electrode, the gate electrode of the first transistor is electrically connected to the first electrode of the second transistor, and the gate electrode of the second transistor is electrically connected to the first electrode of the first transistor.
- 13. The gate driver according to claim 12, wherein said second electrodes of aid first and second transistors are supplied to the predetermined voltage.
- 14. The gate driver according to claim 12, wherein each of said first and second transistors is a P-type MOS transistor.
- 15. The gate driver according to claim 13, wherein each of said first and second transistors is a P-type MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98-127349 |
May 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 09/261,120, filed Mar. 3, 1999, now U.S. Pat. No. 6,369,808 which is incorporated herein by reference in its entirety.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5694155 |
Stapleton et al. |
Dec 1997 |
A |
5841431 |
Simmers |
Nov 1998 |
A |
6088014 |
Furuhashi et al. |
Jul 2000 |
A |
6100867 |
Gyouten |
Aug 2000 |
A |
Foreign Referenced Citations (4)
Number |
Date |
Country |
57-11396 |
Jan 1982 |
JP |
3-196092 |
Aug 1991 |
JP |
5-297817 |
Nov 1993 |
JP |
5-333816 |
Dec 1993 |
JP |