This application is a US National Stage of International Application No. PCT/CN2021/086093, filed on Apr. 9, 2021, which claims the priority of the Chinese patent application No. 202010400264.1 filed to the China Patent Office on May 13, 2020, and entitled “DRIVE CIRCUIT, DRIVE METHOD, DISPLAY PANEL, AND DISPLAY APPARATUS”, of which the entire contents are incorporated herein by reference.
The present disclosure relates to the technical field of display, in particular to a drive circuit, a drive method, a display panel and a display apparatus.
An organic light emitting diode (OLED) display is one of hotspots in the field of research of current flat panel displays, and compared with a liquid crystal display (LCD), the OLED display has the advantages of being low in energy consumption, low in production cost, capable of emitting light automatically, wide in viewing angle, high in response speed and the like. A drive circuit for controlling a light emitting device to emit light is the core technical content of the OLED display, and has important research significance. However, due to the leakage current characteristic of transistors in the drive circuit, the voltage of a gate electrode of a drive transistor is unstable, consequently, light emission is unstable, and the brightness is not uniform.
A drive circuit provided by embodiments of the present disclosure, includes:
In some examples, in the embodiments of the present disclosure, the control signal end includes: a scanning signal end;
In some examples, in the embodiments of the present disclosure, the control signal end further includes: a detection signal end;
In some examples, in the embodiments of the present disclosure, the control signal end includes: the detection signal end; and
In some examples, in the embodiments of the present disclosure, the drive circuit further includes:
A display panel provided by embodiments of the present disclosure, includes:
In some examples, in the embodiments of the present disclosure, the plurality of control signal lines include: scanning signal lines; and scanning signal ends of the drive circuits in one row of sub-pixels is correspondingly and electrically connected with one of the scanning signal lines.
In some examples, in the embodiments of the present disclosure, the plurality of control signal lines further include: detection signal lines; and detection signal ends of the drive circuits in one row of sub-pixels is correspondingly and electrically connected with one of the detection signal lines.
In some examples, in the embodiments of the present disclosure, the display panel further includes:
In some examples, in the embodiments of the present disclosure, the display panel further includes:
A display apparatus provided by embodiments of the present disclosure includes the above display panel.
A drive method of the above drive circuit provided by embodiments of the present disclosure, includes: a display period and a detection period;
In order to make the objective, technical solutions and advantages of the embodiments of the present disclosure clearer, the technical solutions of the embodiments of the present disclosure will be described clearly and completely with reference to the drawings of the embodiments of the present disclosure. Obviously, the described embodiments are part of the embodiments of the present disclosure, but not all the embodiments. The embodiments in the present disclosure and features in the embodiments may be mutually combined in the case of no conflict. On the basis of the described embodiments of the present disclosure, all other embodiments obtained by a person of ordinary skill in the art without inventive efforts fall within the protection scope of the present disclosure.
Unless otherwise defined, the technical or scientific terms used by the present disclosure should be general meaning understood by those of ordinary skill in the art to which the present disclosure belongs. The words “first”, “second” and the like used in the present disclosure do not indicate any order, quantity or importance, but are only used to distinguish different components. Similar words such as “comprise” or “include” mean that elements or objects appearing in front of the word encompass elements or objects listed behind the word and their equivalents, without excluding other elements or objects. The word “connection” or “coupling” and the like is not restricted to physical or mechanical connection, but may include electrical connection, whether direct or indirect.
It should be noted that the size and shapes of all graphs in the drawings do not reflect the true scale, and only intend to illustrate the content of the present disclosure. The same or similar reference numbers represent the same or similar elements or elements with the same or similar functions from beginning to end.
As shown in
According to the drive circuit provided by the embodiments of the present disclosure, the first control circuit is configured to conduct the data detection end and the second end of the first control circuit in response to the signal of the control signal end; and the second control circuit is configured to conduct the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor in response to the signal of the control signal end. Moreover, by arranging the voltage stabilizing capacitor, a leakage current of the transistor can be stored in the voltage stabilizing capacitor by utilizing a charge storage effect of the voltage stabilizing capacitor, so that a voltage difference between the first electrode of the voltage stabilizing capacitor and the data detection end can be reduced, and the leakage current is further reduced. Moreover, a voltage of the first electrode of the voltage stabilizing capacitor and a voltage of the gate electrode of the drive transistor may be made approximately the same in a light emitting period, so that the voltage difference between the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor is approximately zero, the influence of the leakage current on the voltage of the gate electrode of the drive transistor can be further reduced, and the voltage stability of the gate electrode of the drive transistor is further improved.
In specific implementation, in the embodiments of the present disclosure, as shown in
In specific implementation, in the embodiments of the present disclosure, as shown in
In specific implementation, in the embodiments of the present disclosure, as shown in
In specific implementation, as shown in
In specific implementation, the device to be driven may be a light emitting device, and the drive signal may be used as a drive current for driving the light emitting device to emit light. Certainly, in practical application, the device to be driven may also be set to be other devices, which is not limited here. Illustration is made below by taking an example that the device to be driven is the light emitting device.
In specific implementation, in the embodiments of the present disclosure, a first electrode of the light emitting device is electrically connected with the second electrode of the drive transistor M0, and a second electrode of the light emitting device is electrically connected with a second power supply end ELVSS. The first electrode of the light emitting device is a positive electrode thereof, and the second electrode is a negative electrode thereof. In addition, the light emitting device is generally a light emitting diode, for example, the light emitting device may include: at least one of a micro light emitting diode (Micro LED), an organic light emitting diode (OLED) or a quantum dot light emitting diode (QLED). In addition, a general light emitting device has a light emitting threshold voltage, and emits light when a voltage across two ends of the light emitting device is greater than or equal to the light emitting threshold voltage. In practical application, the specific structure of the light emitting device may be designed and determined according to the practical application environment, which is not limited here.
The specific structure of each circuit in the drive circuit provided by the embodiments of the present disclosure is only explained by way of example, and during specific implementation, the specific structure of the circuit is not limited to the structure provided by the embodiments of the present disclosure, and can also be other structures known by those skilled in the art, and all the structures are within the protection scope of the present disclosure, which is not specifically limited here.
In some examples, in order to reduce preparation processes, in specific implementation, in the embodiments of the present disclosure, as shown in
Further, in specific implementation, in the embodiments of the present disclosure, a P-type transistor is cut off under the action of a high-level signal and is conducted under the action of a low-level signal. An N-type transistor is conducted under the action of a high-level signal and is cut off under the action of a low-level signal.
It needs to be noted that the transistor mentioned in the embodiments of the present disclosure may be a thin film transistor (TFT) and may also be a metal oxide semiconductor (MOS), which is not limited here.
In specific implementation, according to the type of the transistor and the signal of the gate electrode of the transistor, the first electrode of the transistor is used as the source electrode thereof, and the second electrode is used as the drain electrode thereof; or, conversely, the first electrode of the transistor is used as the drain electrode thereof, and the second electrode of the transistor is used as the source electrode thereof, which can be designed and determined according to the actual application environment and is not specifically distinguished here.
In specific implementation, in the embodiments of the present disclosure, a voltage Vdd of the first power supply end ELVDD is generally a positive value, and a voltage Vss of the second power supply end ELVSS is generally grounded or is a negative value. In practical application, specific values of the voltage Vdd of the first power supply end ELVDD and the voltage Vss of the second power supply end ELVSS can be designed and determined according to the actual application environment, which is not limited here.
The drive circuit as shown in
Specifically, the working process of the drive circuit provided by the embodiments of the present disclosure includes: a display period T10 and a detection period T20.
As shown in
In the data writing period T11, due to the fact that the detection signal end SA is a high-level signal, the fifth transistor M5 and the sixth transistor M6 are both cut off. Due to the fact that the scanning signal end GA is a low-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both conducted. Therefore, a data signal of the data detection end SD may be input into the gate electrode of the drive transistor M0, so that a voltage of the gate electrode of the drive transistor M0 is a voltage Vdata of the data signal, and the voltage is stored through the storage capacitor CST. In addition, a voltage of the first electrode of the voltage stabilizing capacitor CLC is also made to be the voltage Vdata of the data signal. In this way, a voltage difference between the first electrode of the voltage stabilizing capacitor CLC and the gate electrode of the drive transistor M0 may be made to be approximately zero, so that no voltage drop exists, the influence of a leakage current on the voltage of the gate electrode of the drive transistor M0 can be reduced, and the stability of the voltage of the gate electrode of the drive transistor M0 can be improved.
In the light emitting period T12, due to the fact that the detection signal end SA is the high-level signal, the fifth transistor M5 and the sixth transistor M6 are both cut off. Due to the fact that the scanning signal end GA is a high-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both cut off. The drive transistor M0 is in a saturated state so as to generate a drive current Id for driving the light emitting device L to emit light, and, Id=1/2K (Vdata−Vdd−Vth)2. Vdd is a voltage of the first power supply end ELVDD, and Vth is a threshold voltage of the drive transistor M0. Therefore, the light emitting device L is driven to emit light.
As shown in
In the reset period T21, due to the fact that the detection signal end SA is a high-level signal, the fifth transistor M5 and the sixth transistor M6 are both cut off. Due to the fact that the scanning signal end GA is a low-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both conducted. Therefore, a reset signal of the data detection end SD may be input into the gate electrode of the drive transistor M0, so that a voltage of the gate electrode of the drive transistor M0 is a voltage Vinit of the reset signal, and the gate electrode of the drive transistor M0 is reset.
In the charging period T22, the data detection end SD is in a floating state, and due to the fact that the detection signal end SA is a low-level signal, the fifth transistor M5 and the sixth transistor M6 are both conducted. Due to the fact that the scanning signal end GA is a low-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both conducted. Therefore, a voltage of the first power supply end ELVDD may charge the data detection end SD through the first transistor M1, the second transistor M2, the fifth transistor M5 and the sixth transistor M6. Charging is finished when the data detection end SD is charged to Vdd+Vth. It needs to be noted that charging time needs hundreds of microseconds to several milliseconds, and certainly, the charging time can be set according to actual application requirements, which is not limited here.
In the sampling period T23, due to the fact that the detection signal end SA is a low-level signal, the fifth transistor M5 and the sixth transistor M6 are both conducted. Due to the fact that the scanning signal end GA is a low-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both conducted. A voltage of the data detection end SD is collected, and processing is performed according to the collected voltage of the data detection end SD so as to realize compensation for threshold voltage of the drive transistor M0.
Embodiments of the present disclosure further provide some array substrates, the schematic structural diagram of the array substrates is as shown in
In specific implementation, in the embodiments of the present disclosure, as shown in
The drive circuit as shown in
As shown in
As shown in
In the reset period T21, due to the fact that the detection signal end SA is a low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. Therefore, a reset signal of the data detection end SD may be input into the gate electrode of the drive transistor M0, so that a voltage of the gate electrode of the drive transistor M0 is a voltage Vinit of the reset signal, and thus the gate electrode of the drive transistor M0 is reset.
In the charging period T22, the data detection end SD is in a floating state, and due to the fact that the detection signal end SA is a low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. Therefore, a voltage of the first power supply end ELVDD may charge the data detection end SD through the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6. Charging is finished when the data detection end SD is charged to Vdd+Vth. It needs to be noted that charging time needs hundreds of microseconds to several milliseconds, and certainly, the charging time can be set according to actual application requirements, which is not limited here.
In the sampling period T23, due to the fact that the detection signal end SA is a low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. A voltage of the data detection end SD is collected, and processing is performed according to the collected voltage of the data detection end SD so as to realize compensation for threshold voltage of the drive transistor M0.
Based on the same inventive concept, embodiments of the present disclosure further provide some drive methods of the above drive circuit. The drive method includes: a display period T10 and a detection period T20; where the display period T10 includes a data writing period and a light emitting period; and the detection period T20 includes a reset period, a charging period and a sampling period.
As shown in
S510, in the data writing period, a first control circuit conducts a data detection end and a second end of the first control circuit in response to a signal of a control signal end; and a second control circuit conducts a first electrode of a voltage stabilizing capacitor and a gate electrode of a drive transistor in response to a signal of a control signal end.
S520, in the light emitting period, the drive transistor generates a drive current and provides the drive current to a device to be driven, to drive the device to be driven to emit light.
It needs to be noted that the working process and the working principle of steps S510-S520 can refer to the working process of the drive circuit in the embodiments above, which is not repeated here.
As shown in
S610, in the reset period, an initialization signal is loaded to the data detection end to reset the data detection end; and the first control circuit conducts the data detection end and the second end of the first control circuit in response to the signal of the control signal end, and the second control circuit conducts the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor in response to the signal of the control signal end, to reset the drive transistor.
S620, in the charging period, the data detection end is in a floating state, and the first control circuit conducts the data detection end and the second end of the first control circuit in response to the signal of the control signal end; the second control circuit conducts the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor in response to the signal of the control signal end; and a fifth transistor and a sixth transistor are conducted to charge the data detection end.
S630, in the sampling period, a voltage after the data detection end is charged is collected.
It needs to be noted that the working process and the working principle of steps S610-S630 can refer to the working process of the drive circuit in the embodiments above, which is not repeated here.
Based on the same inventive concept, embodiments of the present disclosure further provide some display panels. As shown in
In specific implementation, in the embodiments of the present disclosure, each sub-pixel includes: a light emitting device and a drive circuit.
In specific implementation, in the embodiments of the present disclosure, as shown in
In specific implementation, a control signal end CS includes a scanning signal end GA, and the specific implementation may refer to the embodiments shown in
In specific implementation, a control signal end CS further includes: a detection signal end SA, and the specific implementation may refer to the embodiments shown in
In specific implementation, in the embodiments of the present disclosure, in combination with
In specific implementation, in the embodiments of the present disclosure, in combination with
Exemplarily, the power management circuit 200 may be disposed in a drive integrated circuit (IC). Certainly, in practical application, design can be carried out according to the practical application requirements, which is not limited here.
The working process of the display panel provided by the embodiments of the present disclosure is described below in combination with the display panel shown in
Specifically, the working process of the display panel provided by the embodiments of the present disclosure includes: a display period T10 and a detection period T20.
As shown in
In the data writing period T11, due to the fact that the detection signal line SAL is the high-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all cut off. Due to the fact that the scanning signal line GAL is the low-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both conducted. Therefore, a data signal of the data detection line SDL may be input into the gate electrode of the drive transistor M0, so that a voltage of the gate electrode of the drive transistor M0 is a voltage Vdata of the data signal. In addition, a voltage of the first electrode of the voltage stabilizing capacitor CLC is also made to be the voltage Vdata of the data signal. In this way, a voltage difference between the first electrode of the voltage stabilizing capacitor CLC and the gate electrode of the drive transistor M0 may be made to be approximately zero, so that no voltage drop exists, the influence of a leakage current on the voltage of the gate electrode of the drive transistor M0 can be reduced, and the stability of the voltage of the gate electrode of the drive transistor M0 can be improved.
In the light emitting period T12, due to the fact that the detection signal line SAL is the high-level signal, the fifth transistor M5 and the sixth transistor M6 are both cut off. Due to the fact that the scanning signal end GA is a high-level signal, the first transistor M1 and the second transistor M2 may be controlled to be both cut off. The drive transistor M0 is in a saturated state so as to generate a drive current Id for driving the light emitting device L to emit light, so that the light emitting device emits light. And, Id=1/2K (Vdata−Vdd−Vth)2, Vdd is a voltage of the first power supply end ELVDD, and Vth is a threshold voltage of the drive transistor M0.
As shown in
In the reset period T21, due to the fact that a signal transmitted on the reset signal line RE is a low-level signal, the seventh transistor M7 is conducted to input a reset signal transmitted on the initialization signal line INIT into the data detection line SDL. Due to the fact that the detection signal line SAL is the low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. The first transistor M1 and the second transistor M2 may be controlled to be both conducted. Therefore, a reset signal of the data detection line SDL may be input into the gate electrode of the drive transistor M0, so that a voltage of the gate electrode of the drive transistor M0 is a voltage Vinit of the reset signal, and thus the gate electrode of the drive transistor M0 is reset.
In the charging period T22, due to the fact that a signal transmitted on the reset signal line RE is a high-level signal, the seventh transistor M7 is cut off, and the data detection line SDL is in a floating state. Due to the fact that the detection signal line SAL is the low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. Therefore, a voltage of the first power supply end ELVDD may charge the data detection line SDL through the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6. Charging is finished when the data detection line SDL is charged to Vdd+Vth. It needs to be noted that charging time needs hundreds of microseconds to several milliseconds, and certainly, the charging time can be set according to actual application requirements, which is not limited here.
In the sampling period T23, due to the fact that the detection signal line SAL is the low-level signal, the third transistor M3, the fourth transistor M4, the fifth transistor M5 and the sixth transistor M6 are all conducted. A signal HSY for collecting a voltage on the data detection line SDL is controlled to be at a low level, so that in the sampling period T23, the voltage on the data detection line SDL may be controlled to be collected, and processing is performed according to the collected voltage on the data detection line SDL so as to realize compensation for threshold voltage of the drive transistor M0.
Based on the same inventive concept, embodiments of the present disclosure further provide a display apparatus, including the display panel provided by the embodiments of the present disclosure. The principle of the display apparatus for solving the problem is similar to that of the aforementioned display panel, so that the implementation of the display apparatus can refer to the implementation of the aforementioned display panel, and repetitions are omitted here.
In specific implementation, in the embodiments of the present disclosure, the display apparatus may be: any product or part with a display function, such as a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator and the like. It should be understood by a person of ordinary skill in the art that the display device should have other essential constituent parts, which is not repeated here and may also not be regarded as limitation to the present disclosure.
According to the drive circuit, the drive method, the display panel and the display apparatus provided by the embodiments of the present disclosure, the first control circuit is configured to conduct the data detection end and the second end of the first control circuit in response to the signal of the control signal end; and the second control circuit is configured to conduct the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor in response to the signal of the control signal end. Moreover, by arranging the voltage stabilizing capacitor, a leakage current of the transistor can be stored in the voltage stabilizing capacitor by utilizing a charge storage effect of the voltage stabilizing capacitor, so that a voltage difference between the first electrode of the voltage stabilizing capacitor and the data detection end can be reduced, and the leakage current is further reduced. Moreover, a voltage of the first electrode of the voltage stabilizing capacitor and a voltage of the gate electrode of the drive transistor may be made approximately the same in the light emitting period, so that the voltage difference between the first electrode of the voltage stabilizing capacitor and the gate electrode of the drive transistor is approximately zero, the influence of the leakage current on the voltage of the gate electrode of the drive transistor can be further reduced, and the voltage stability of the gate electrode of the drive transistor is further improved.
Although the preferred embodiments of the present disclosure have been described, those skilled in the art can make additional modifications and variations on these embodiments once they know the basic creative concept. Therefore, the appended claims are intended to be explained as including the preferred embodiments and all modifications and variations falling within the scope of the present disclosure.
Obviously, those skilled in the art can make various modifications and variations to the embodiments of the present disclosure without departing from the spirit and scope of the present disclosure. In this way, if these modifications and variations of the embodiments of the present disclosure fall within the scope of the claims of the present disclosure and their equivalents, the present disclosure is also intended to include these modifications and variations.
Number | Date | Country | Kind |
---|---|---|---|
202010400264.1 | May 2020 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/086093 | 4/9/2021 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/227725 | 11/18/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6859193 | Yumoto | Feb 2005 | B1 |
20030142052 | Matsumoto | Jul 2003 | A1 |
20050140605 | Jung | Jun 2005 | A1 |
20060139279 | Yamazaki et al. | Jun 2006 | A1 |
20110279437 | Komiya et al. | Nov 2011 | A1 |
20120182281 | Yamamoto et al. | Jul 2012 | A1 |
20120293479 | Han | Nov 2012 | A1 |
20140340290 | Ono | Nov 2014 | A1 |
20170132974 | Matsueda | May 2017 | A1 |
20170294162 | Hu et al. | Oct 2017 | A1 |
20170365219 | Lee et al. | Dec 2017 | A1 |
20180082637 | Zhang | Mar 2018 | A1 |
20190043421 | Yang | Feb 2019 | A1 |
20190057648 | Xu | Feb 2019 | A1 |
20190287464 | Park et al. | Sep 2019 | A1 |
20190393291 | Jeon | Dec 2019 | A1 |
20210097937 | Wang et al. | Apr 2021 | A1 |
20210174739 | Lu et al. | Jun 2021 | A1 |
20220375408 | Dong | Nov 2022 | A1 |
Number | Date | Country |
---|---|---|
1435805 | Aug 2003 | CN |
1658263 | Aug 2005 | CN |
101650916 | Feb 2010 | CN |
102243839 | Nov 2011 | CN |
105336292 | Feb 2016 | CN |
105575320 | May 2016 | CN |
106875893 | Jun 2017 | CN |
107516491 | Dec 2017 | CN |
107863067 | Mar 2018 | CN |
108847186 | Nov 2018 | CN |
109903724 | Jun 2019 | CN |
110349997 | Oct 2019 | CN |
110767163 | Feb 2020 | CN |
110910825 | Mar 2020 | CN |
111445856 | Jul 2020 | CN |
3540720 | Jan 2020 | EP |
2006106786 | Apr 2006 | JP |
20120074422 | Jul 2012 | KR |
Entry |
---|
CN202010400264.1 first office action. |
Number | Date | Country | |
---|---|---|---|
20220284862 A1 | Sep 2022 | US |