Claims
- 1. A drive circuit for a display apparatus into which a digital video signal is input and in which a plurality of parallel signal electrodes are provided, comprising:
- voltage supplying means for supplying a plurality of signal voltages, the levels of said signal voltages being different from each other;
- time control means for receiving one portion of said digital video signal, and for producing a time division signal indicative of two or more divided periods of one signal output period in accordance with said one portion of said digital video signal; and
- voltage selecting means, connected to said voltage supplying means and said time control means, for receiving said digital video signal, for, in accordance with said time division signal and the remaining portion of said digital video signal, outputting one of said signal voltages in one of said divided periods, and for outputting another one of said signal voltages in another of said divided periods.
- 2. A drive circuit according to claim 1, wherein said voltage selecting means is provided for each of said signal electrodes.
- 3. A drive circuit according to claim 1, wherein said voltage selecting means comprises: a plurality of switch means, the number of said switch means being equal to the number of said signal voltages; and selection means for producing selection signals, said selection signals respectively controlling said switch means.
- 4. A drive circuit for a display apparatus in which a drive voltage is applied to a display drive line in accordance with a digital video signal, said drive circuit comprising:
- time control means for receiving a portion of said digital video signal, and for producing a time division signal defining at least a first period and a second period included in a signal output period in accordance with said portion of said digital video signal, said display drive line being connected to a pixel during said signal output period;
- voltage selecting means, connected to said time control means, for receiving a remaining portion of said digital video signal and said time division signal, and selectively outputting, to said display drive line, one of a plurality of signal voltages during said first period of said signal output period and another of said plurality of signal voltages during said second period of said signal output period, in accordance with said remaining portion of said digital video signal and said time division signal, said plurality of signal voltages being different from each other,
- wherein the length of said first period and the length of said second period are determined by said time control means in accordance with said portion of said digital video signal.
- 5. A drive circuit according to claim 4, wherein said voltage selecting means further outputs, to said display drive line, one of said plurality of signal voltages during both of said first and second periods of said signal output period.
- 6. A drive circuit according to claim 5, wherein said voltage selecting means is provided for said display drive line of said display apparatus.
- 7. A drive circuit according to claim 6, wherein said voltage selecting means comprises:
- a plurality of switch means, the number of said plurality of switch means being equal to the number of said plurality of signal voltages; and
- selection means for producing selection signals which respectively control said plurality of switch means.
- 8. A drive circuit according to claim 7, wherein said time control means receives a control signal and selectively outputs either said control signal or a constant value to said voltage selecting means in accordance with said portion of said digital video signal.
Priority Claims (4)
Number |
Date |
Country |
Kind |
2-261471 |
Sep 1990 |
JPX |
|
2-261478 |
Sep 1990 |
JPX |
|
2-261483 |
Sep 1990 |
JPX |
|
2-264576 |
Oct 1990 |
JPX |
|
Parent Case Info
This is a division of Ser. No. 08/316,812, filed on Oct. 3, 1994, which is a FWC of U.S. Ser. No. 07/768,051, filed on Sep. 27, 1991, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0071911A3 |
Feb 1983 |
EPX |
0221307 |
May 1987 |
EPX |
391655A2 |
Oct 1990 |
EPX |
478371A2 |
Apr 1992 |
EPX |
488516A2 |
Jun 1992 |
EPX |
60-134293 |
Jul 1985 |
JPX |
62-136624 |
Jun 1987 |
JPX |
63-141414 |
Jun 1988 |
JPX |
0484159 |
Jun 1992 |
JPX |
0599621 |
Jan 1994 |
JPX |
2164190A |
Mar 1986 |
GBX |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 33, No. 6B, Nov. 1990, pp. 384-385, "Driving Method for TFT/LCD Grayscale.". |
Patent Abstracts of Japan, Oct. 1988, abstracting JP 63-141414, Kinoshita/Matsushita. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
316821 |
Oct 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
768051 |
Sep 1991 |
|