1. Technical field
The disclosure generally relates to drive circuits, and particularly to a drive circuit for card devices.
2. Description of the Related Art
A motherboard integrates a number of peripheral component interconnect-express (PCIE) slots, for the installation of card devices, such as a network card, a display card, an audio card, or a redundant array of independent disks (RAID) card. When the motherboard is powered on, the card device will be enabled at the same time. However, a total power consumption of the card device may exceed 100 watts, or even approach the rated power limit of a power supply of an electronic device. Thus, the electronic device may not be able to receive a full power supply to start, and the power supply may be damaged.
Therefore, there is room for improvement within the art.
Many aspects of the present embodiment can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present embodiment.
In one exemplary embodiment, the drive circuit 100 is used to provide drive signals to four PCIE slots S1-S4, which drive the card devices connected to the four PCIE slots S1-S4. The drive circuit 100 includes a power supply 10, a motherboard 15, a connector 20, a first delay circuit 30, a first signal generation circuit 40, and a second signal generation circuit 50.
The power supply 10 provides three working voltages, respectively labeled as P3V3_AUX, P3V3, and P12V. The four PCIE slots S1-S4 are electronically connected to the power supply 10 via the connector 20, to obtain the working voltage P3V3_AUX. Both the first signal generation circuit 40 and the second signal generation circuit 50 are electronically connected to the power supply 10 via the connector 20, and respectively receive the working voltages P3V3 and P12V.
The motherboard 15 outputs a control signal PWRGD-PS when the electronic device 300 is turned on, the control signal PWRGD-PS may be a digital signal such as logic “1”, or an analog voltage signal of 3V or 5V. Both the first delay circuit 30 and the first signal generation circuit 40 are electronically connected to the motherboard 15 via the connector 20, to receive the control signal PWRGD-PS.
Referring to
Referring to
The first MOSFET Q1 includes a gate G1, a source S1, and a drain D1. The gate G1 is electronically connected to the connector 20 via the resistor R3, to receive the control signal PWRGD-PS, and the gate G1 is connected to ground via the capacitor C3. The source S1 is connected the ground, and the drain D1 is electronically connected to the working voltage P12V via the resistor R4. The second MOSFET Q2 includes a gate G2, a source S2, and a drain D2. The gate G2 is electronically connected to drain D1, the source S2 is connected the ground, and the drain D2 is electronically connected to the working voltage P12V via the resistor R5.
Each of the third MOSFET Q3 and the fourth MOSFET Q4 is in the form of an 8-pin microchip, and is used to stabilize output voltages. The third MOSFET Q3 includes a gate G3, a drain D3, and sources 531, S32, S33. The gate G3 is electronically connected to the drain D2 via the resistor R6, the drain D3 is electronically connected to working voltage P3V3, and is connected the ground via the capacitor C4. The sources S31, S32, S33 are electronically interconnected, and are connected to ground via the capacitor C5. The sources S31, S32, S33 function as a first output port A of the first signal generation circuit 40. The first output port A is electronically connected to the PCIE slots S1-S2, to provide the drive signal P3V3-PCIE1 to the PCIE slots S1-S2, according to the working voltage P3V3. The fourth MOSFET Q4 includes a gate G4, a drain D4, and sources S41, S42, S43. The gate G4 is electronically connected to the drain D1 via the resistor R7, the sources S31, S32, S33 are electronically interconnected. The sources S31, S32, S33 are electronically connected to working voltage P12V, and are connected to ground via the capacitor C6. The drain D4 is connected to ground via the capacitor C7, and functions as a second output port B of the first signal generation circuit 40. The second output port B is electronically connected to the PCIE slots S1-S2, to provide the drive signal P12V-PCIE1 to the PCIE slots Sl-S2, according to the working voltage P12V.
Referring to
When the electronic device 300 is turned on, the motherboard 15 outputs the control signal PWRGD-PS to the first signal generation circuit 40. The first MOSFET Q1 is turned on, a voltage of the drain D1 is pulled down, so the second MOSFET Q2 is turned off, the third MOSFET Q3 is turned on, and the fourth MOSFET Q4 is turned on. Thus, the first output port A and the second output port B of the first signal generation circuit 40 respectively output the drive signals P3V3-PCIE1 and P12V-PCIE1 to the PCIE slots S1-S2. Therefore, the card devices connected to the PCIE slots S1-S2 are enabled according to the drive signals P3V3-PCIE1 and P12V-PCIE1.
Additionally, the motherboard 15 outputs the control signal PWRGD-PS to the delay microchip U1 via the resistor R1, and the delay microchip U1 outputs the delay control signal PWRGD-PS to the second signal generation circuit 50 after the predetermined delay time (about 0.86 S). Then, the first output port A and the second output port B of the second signal generation circuit 50 respectively output the drive signals P3V3-PCIE2 and P12V-PCIE2 to the PCIE slots S3-S4. Therefore, the card devices connected to the PCIE slots S3-S4 are enabled according to the drive signals P3V3-PCIE2 and P12V-PCIE2. The card devices connected to the PCIE slots S1-S2 and the PCIE slots S3-S4 will be enabled at different times, thus allowing the electronic device 300 to start smoothly and normally because a total power consumption of a proportion of the PCIE slots S1-S4 is less than a rated power level of the power supply 10.
In the second exemplary embodiment, the first delay circuit 230 is electronically connected to the motherboard 215 via the connector 220, and the second delay circuit 240 is electronically connected between the first delay circuit 230 and the third signal generation circuit 270. The first signal generation circuit 250 receives a control signal PWRGD-PS from the motherboard 215, and outputs drive signals P3V3-PCIE1 and P12V-PCIE1 to the PCIE slots S1-S2. The first delay circuit 230 receives the control signal PWRGD-PS and outputs a first delay control signal PWRGD-PS-DLY to the second signal generation circuit 260, and the second signal generation circuit 260 outputs drive signals P3V3-PCIE2 and P12V-PCIE2 to the PCIE slots S3-S4. The second delay circuit 240 receives the first delay control signal PWRGD-PS-DLY and outputs a second delay control signal PWRGD-PS-DLY2 to the third signal generation circuit 270, and the third signal generation circuit 270 outputs drive signals P3V3-PCIE3 and P12V-PCIE3 to the PCIE slots S5-S6.
In other embodiments, the first signal generation circuit 40 is used to drive the PCIE slot S1, and the second signal generation circuit 50 is used to drive the PCIE slots S2-S4.
The first signal generation circuit 40/250 provides drive signals P3V3-PCIE1 and P12V-PCIE1 to only some of multiple PCIE slots, and the second signal generation circuit 50/260 provides drive signals P3V3-PCIE2 and P12V-PCIE2 to the remaining multiple PCIE slots. The voltage signals P3V3-PCIE2 and P12V-PCIE2 are delayed relative to the drive signals P3V3-PCIE1 and P12V-PCIE1 because of the first delay circuit 30/230. Thus, the PCIE slots will not be enabled simultaneously, allowing the electronic device 300 full power to start normally.
Although numerous characteristics and advantages of the exemplary embodiments have been set forth in the foregoing description, together with details of the structures and functions of the exemplary embodiments, the disclosure is illustrative only, and changes may be made in detail, especially in the matters of arrangement of parts within the principles of disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
201110438361.0 | Dec 2011 | CN | national |