Drive circuit

Information

  • Patent Grant
  • 8665248
  • Patent Number
    8,665,248
  • Date Filed
    Thursday, December 11, 2008
    16 years ago
  • Date Issued
    Tuesday, March 4, 2014
    10 years ago
Abstract
A drive circuit is disclosed. The drive circuit includes a first p-typed thin film transistor (PTFT), a second PTFT, a first n-typed thin film transistor (NTFT), a second NTFT and a capacitor. The drain of the first PTFT is coupled to a first electrical line, and the gate thereof is coupled to a first clock line. The drain of the second PTFT is coupled to a second clock line, and the source thereof is coupled to an output. The source of the first NTFT is coupled to a second electrical line, and the gate thereof is couple to an output of a preceding drive circuit. The source of the second NTFT is couple to a third electrical line, the gate thereof is coupled to a third clock line, and the drain thereof is coupled to the output. The capacitor has one end coupled to the second electrical line, while the other end is coupled to the source of the first PTFT, the drain of the first NTFT and the gate of the second PTFT.
Description
FIELD OF THE INVENTION

The present invention relates to a drive circuit for use in a liquid crystal display (LCD). Particularly, the present invention relates to a gate drive circuit having a reduced layout width for use in a low temperature polysilicon LCD (LTPS LCD).


BACKGROUND OF THE INVENTION

For constructing a liquid crystal display (LCD), two transparent substrates are disposed parallel to each other in such a way that the surfaces thereof, on which the respective pixel electrode and common electrode are configured, are facing to each other, while a liquid crystal layer is sandwiched therebetween. Among the LCDs, the active-matrix LCD adopts a matrix of pixel electrodes to display the pixels, and therein switch devices are arranged in the vicinity of each pixel electrode on the transparent substrate, for switching on and off the respective pixel electrodes.


With reference to FIG. 6, the structure and operation of a conventional low temperature polysilicon liquid crystal display (LTPS LCD) are schematically shown. As shown in FIG. 6, the liquid crystal (LC) panel 1 is an active-matrix LC panel having a plurality of pixel electrodes 30, a plurality of scan lines 31, a plurality of data lines 32, a plurality of switching devices 33 and a plurality of reference electrodes 34.


The pixel electrodes 30 are arranged in columns and rows forming a matrix. There are p scan lines 31 arranged along the row direction of the LC panel 1 for selecting the pixels in the same direction, while q data lines 32 are arranged along the column direction of the LC panel 1 for transmitting an applied voltage, which is corresponding to the data to be displayed, to the pixels in the same row direction. The switching devices 33 function for transmitting the data of data lines to the pixels of LC cells through the scanning signals, and are constructed by such as thin film transistors (TFTs). The reference electrodes 34 supply a common voltage level to the respective LC cell located between a set of pixel electrode 30 and reference electrode 34. The LC cell located between a set of pixel electrode 30 and reference electrode 34 is termed as a pixel.


The LC cell utilizes the voltage applied between the pixel electrode 30 and the reference electrode 34 to adjust the light. While the pixels are regularly divided into R, G and B pixels, and the color filters R, G and B are correspondingly arranged at the reference electrodes 34, a color image composed of R, G and B pixels can be displayed. Accordingly, the data lines 32 can be divided to correspond to the R, G and B data based upon the arrangement of R, G and B pixels.


The gate drive circuit 2 functions to apply P scanning signals X1, X2, . . . , Xp subsequently to the scan lines 31 in the LC panel 1. The source drive circuit 3 functions to output the display data as pixel signals Y1, Y2, . . . , Yq, so as to correspondingly generate an applied voltage level for the data lines 32 in the LC panel 1. The signal processing circuit 4, i.e. the control circuit, provides the gate drive circuit 2 and the source drive circuit 3 with a control signal when an external image signal is input and the display data is output to the source drive circuit 3.


The display operation of the LC panel 1 is illustrated as follows. The gate drive circuit 2 is controlled by a control signal from the signal processing circuit 4. The signal processing circuit 4 also supplies scanning signals to any column of scan lines 31. In this case, the switch devices 33 in one column are switching to ON state, and each row of data lines 32 as well as pixel electrodes 30 corresponding to this column are conducted. Data for each row of pixels corresponding to a column of scan lines 31, is supplied to the source drive circuit 3 from the signal processing circuit 4 in advance. Besides, while the switch devices 33 are switching to ON state, the display data is transferred, by the source drive circuit 3, as an applied voltage for each pixel electrode 30 to output. In addition, by scanning from the top column (i=1) to the foot column (i=p) of scan lines 31 of the LC panel 1, the signal processing circuit 4 supplies the display data to all the pixel electrodes 30.


Such conventional gate drive circuit has a layout width of 700˜1000 μm. Since the gate drive circuit is arranged at the periphery of a display device, the arrangement of further circuits would be limited, or the display area of the display device may be reduced owing to the space occupied by the gate drive circuit. For the small-sized portable display device, it is a critical issue to reduce the space occupied by the periphery circuits since a relatively large space thereof does bring a considerable disadvantage therefor.


For example, the gate drive circuits constructed by the shift registers as disclosed by U.S. Pat. No. 6,052,426 and by U.S. Pat. No. 6,064,713 are schematically shown in FIGS. 7 and 8, respectively. It may be possible to adopt such conventional gate drive circuits in an LTPS LCD. Nevertheless, the space occupied by the mentioned circuits and thus the total space are quite considerable since those circuits adopt more than two capacitors therein.


SUMMARY OF THE INVENTION

The present invention provides a drive circuit with a reduced area for use in a low temperature polysilicon liquid crystal display (LTPS LCD). Particularly, the present invention provides a drive circuit for use in a display of small size which requires an extremely small space for the gate drive circuit, and or use in a device of a reduced space owing to the additional functions such as sensors configured therein.


According to the present invention, the provided drive circuit includes: a first p-typed thin film transistor having a source, a drain coupled to a first electrical line and a gate coupled to a first clock line; a second p-typed thin film transistor having a gate, a drain coupled to a second clock line and a source coupled to an output; a first n-typed thin film transistor having a drain, a source coupled to a second electrical line and a gate coupled to an output of a preceding driving circuit; a second n-typed thin film transistor having a source coupled to a third electrical line, a gate coupled to a third clock line and a drain coupled to the output; and a capacitor having one end coupled to the second electrical line and another end coupled to the source of the first p-typed thin film transistor, the drain of the first n-typed thin film transistor and the gate of the second p-typed thin film transistor.


Preferably, the gate of the first n-typed thin film transistor has a bi-directional selection function.


Preferably, the second p-typed thin film transistor and/or the second n-typed thin film transistor is a double gate thin film transistor.


Preferably, the output has an enable function having an output coupled to an input of a next driving circuit and a drive signal is output from the output of the enable function.


Preferably, the drive circuit is a gate drive circuit.


According to the present invention, a display device having the drive circuit as mentioned is provided.


According to the present invention, an electronic device having the drive circuit as mentioned is provided.


Preferably, the electronic device is one selected from a mobile phone, a digital camera, a personal digital assistant, an aviation display, a digital picture frame and a handy DVD player.


The extremely large space occupied by the shift register in the gate drive circuit or a CS drive circuit can be reduced by the present invention. Furthermore, the layout of drive circuit is also reduced, and the image is effectively utilized even the display device is attached with additional functions such as small-sized or sensing.


While the foregoing object and features of the present invention are illustrated with reference to the accompanying drawings, it should be noted that the drawings and the embodiments are provided for illustration but not for limitation of the present invention.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagram showing the gate drive circuit according to the present invention;



FIG. 2 is a diagram showing the timing of the gate drive circuit of FIG. 1;



FIG. 3A is a diagram showing the gate drive circuit having a double gate thin film transistor therein;



FIG. 3B is a diagram showing the gate drive circuit having a double gate thin film transistor therein;



FIG. 4 is a diagram showing the gate drive circuit having a bi-directional selection function;



FIG. 5 is a diagram showing the gate drive circuit having an enable function;



FIG. 6 is a diagram schematically showing the structure of a conventional liquid crystal display according to the prior art;



FIG. 7 is a diagram showing a conventional gate drive circuit; and



FIG. 8 is a diagram showing a further conventional gate drive circuit.





DETAILED DESCRIPTION OF THE EMBODIMENTS

With reference to the following disclosures combined with the accompanying drawings, the operation of drive circuit according to the present invention is illustrated and understood. It should be noted that the following disclosures are provided for illustration, which is not limited in the disclosed gate drive circuit and is also applicable for other drive circuits such as a CS drive circuit.


Referring to FIG. 1, the gate drive circuit in accordance with a first embodiment of the present invention is illustrated. The output line of the gate drive circuit is coupled to a row of gate lines of the display. Typically, the gate drive circuit is constructed by a plurality of sequent circuits illustrated as below in such a way that the output pulse is transmitted from the first row to the last row of gate lines based on the control signal.


As shown in FIG. 1, the gate drive circuit is constructed as follows. The drain of the first p-typed thin film transistor (TFT) 21 is coupled to the electrical line 11 (VGH), while the gate thereof is coupled to the first clock line 13 (Lx). The drain of the second p-typed TFT 22 is coupled to the second clock line 12 (Px), while the source thereof is coupled to the output 18. The source of the first n-typed TFT 23 is coupled to the electrical line 15 (VDD), while the gate thereof is coupled to the output 14 of a preceding row (the N−1-th) of circuit. The source of the second n-typed TFT 24 is coupled to the electrical line 17 (VGL), while the gate thereof is coupled to the third clock line 16 (INVPx) and the drain thereof is coupled to the output 18. Moreover, the capacitor 25 has one end coupled to the electrical line 15 (VDD), and has another end coupled to the source of the first p-typed TFT 21, the drain of the first n-typed TFT 23 and the gate of the second p-typed TFT 22.


With reference to FIG. 2, the operation of the gate drive circuit as shown in FIG. 1 is illustrated. In the case of applying a voltage level of 10V to the electrical line 11 (VGH), a voltage level of 5V to the electrical line 15 (VDD) and a voltage level of −7.5V to the electrical line 17 (VGL) as well, the node 10 (Node) would be charged to a voltage level of 10V. When an output voltage VGH of the N−1-th circuit is input to the gate of the first n-typed TFT 23, the capacitor 25 may discharge so that the voltage level of the node 10 becomes 5V since the electrical line (VDD) is at a voltage level of 5V. By means of the variation of voltage level as mentioned, the potential of the gate of second p-typed TFT 22 becomes negative and thus switches to ON state when the signal of the clock line 12 (P1) is at a high voltage level, for example, 10V. Accordingly, an output high voltage level of 10V is input to the gates of all the pixels arranged on this row of the gate lines so that all the pixels arranged on this row of the gate lines are switching to ON state.


Subsequently, the second p-typed TFT 22 is switching to OFF state when the clock line 12 (P1) returns to a low voltage level. In this case, the output is discharged and all the pixels on this row of the gate lines are switching to OFF state accordingly.


Furthermore, when the signal of the clock line 13 (L1) is at a low voltage level, the capacitor 25 is charged again. The node 10 is also charged to a voltage level of 10V through the first p-typed TFT. In the next stage, since the potential of the node 10 maintains at the level of 10V, the second p-typed TFT still keeps at OFF state even though the clock line 13 (P1) is at a high voltage level. Accordingly, the output 18 is not charged and maintains at a low voltage level VGL.


On the other hand, the high voltage level (10V) of the output 18 is input to the gate of the first n-typed TFT of the next (the N+1-th) circuit, and thus the N+1-th circuit also functions as mentioned. Afterward, a further next gate drive circuit, till the last one, may proceed with the mentioned operation, and a voltage of high level is subsequently output at the N-th output, the N+1-th output and so on.


Based on the above, the circuit as shown in FIG. 1 only adopts one capacitor in the gate drive circuit, which allows for a layout width of less than 200 μm for the gate drive circuit. Accordingly, the total space for such circuit is significantly reduced.



FIGS. 3A and 3B schematically show a gate drive circuit according to the second embodiment of the present invention. The gate drive circuit as shown in FIGS. 3A and 3B is different from that of FIG. 1 in that a double gate TFT 26, 27 is adopted therein, instead of the second p-typed TFT 22 and the second n-typed TFT 24 in FIG. 1. In accordance with this embodiment, the voltage level desired for the gate is set to half of a typical level, so that the inferiority of thin film transistor due to being driven at a high voltage level is avoided.



FIG. 4 shows a gate drive circuit according to the third embodiment of the present invention. The gate drive circuit as shown in FIG. 4 is different from that of FIG. 1 in that the gate of the first n-typed TFT 23, i.e. the gate being input with the output voltage of a preceding gate drive circuit, is attached with a bi-directional selection switching function 28. In this case, it allows for subsequently switching to ON state from the top row of circuit, or from the foot row of circuit.



FIG. 5 shows a gate drive circuit according to the fourth embodiment of the present invention. The gate drive circuit as shown in FIG. 5 is different from that of FIG. 1 in that the output 18 connected to the N+1-th input, is attached with an enable function 29. For example, by keeping the electrical line 35 (P1 enable) at a low voltage level, the N-th output 20 would not output a potential of high level so that all pixels of the N-th row switch to OFF state. On the other hand, take for example, while the electrical line 35 (P1enable) is at a high voltage level, the N+1-th output 18 would be input with a high voltage level and thus all pixels of the N+1-th row are typically switching to ON state. Accordingly, by properly selecting the voltage P1 and P1enable, the rows of pixels are partially driven.


While the invention has been described by way of examples and in terms of preferred embodiments, it is to be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.

Claims
  • 1. A drive circuit comprising: a first p-typed thin film transistor having a source, a drain directly connected to a first electrical line and a gate directly connected to a first clock line different from said first electrical line;a second p-typed thin film transistor having a gate, a drain coupled to a second clock line and a source coupled to an output;a first n-typed thin film transistor having a drain, a source directly connected to a second electrical line applied with a first voltage level and a gate directly connected to an output of a preceding drive circuit;a second n-typed thin film transistor having a source directly connected to a third electrical line applied with a negative voltage level different from said first voltage level, a gate directly connected to a third clock line different from said output of said preceding drive circuit and a drain coupled to said output; anda capacitor having one end directly connected to said second electrical line and another end directly connected to said source of said first p-typed thin film transistor, said drain of said first n-typed thin film transistor and said gate of said second p-typed thin film transistor.
  • 2. The drive circuit of claim 1, wherein said gate of said first n-typed thin film transistor has a bi-directional selection function.
  • 3. The drive circuit of claim 1, wherein any one of: said second p-typed thin film transistor and said second n-typed thin film transistor comprise a double gate thin film transistor.
  • 4. The drive circuit of claim 1, wherein said output has an enable function having an output and a drive signal is output from said output of said enable function.
  • 5. The drive circuit of claim 4, wherein said output is coupled to an input of a next drive circuit.
  • 6. The drive circuit of claim 1, wherein said drive circuit comprises a gate drive circuit.
  • 7. A display device comprising the drive circuit of claim 6.
  • 8. An electronic device comprising the drive circuit of claim 1.
  • 9. The electronic device of claim 8, wherein said electronic device is selected from any one of: a mobile phone;a digital camera;a personal digital assistant;an aviation display;a digital picture frame; anda DVD player.
  • 10. The drive circuit of claim 1, wherein said second electrical line is different from said third electrical line.
  • 11. The drive circuit of claim 1, wherein said capacitor is discharged to the voltage of said second electrical line when the voltage of said output of said preceding drive circuit is at a high voltage level.
  • 12. The drive circuit of claim 1, wherein said capacitor is charged to the voltage of said first electrical line when the voltage of said first clock line is at a low voltage level.
Priority Claims (1)
Number Date Country Kind
2007-327716 Dec 2007 JP national
US Referenced Citations (27)
Number Name Date Kind
3937982 Nakajima Feb 1976 A
4017741 Briggs Apr 1977 A
5136622 Plus Aug 1992 A
5222082 Plus Jun 1993 A
5434899 Huq et al. Jul 1995 A
5517542 Huq May 1996 A
5701136 Huq et al. Dec 1997 A
5949398 Kim Sep 1999 A
6049228 Moon Apr 2000 A
6052426 Maurice et al. Apr 2000 A
6064713 Lebrun et al. May 2000 A
6522323 Sasaki et al. Feb 2003 B1
6556646 Yeo et al. Apr 2003 B1
6788108 Miyake et al. Sep 2004 B2
7202606 Eom et al. Apr 2007 B2
7362139 Miyake et al. Apr 2008 B2
7724231 Nakao et al. May 2010 B2
7786972 Jeong et al. Aug 2010 B2
7894566 Hsiao et al. Feb 2011 B2
20020186196 Park Dec 2002 A1
20030011584 Azami et al. Jan 2003 A1
20030020520 Miyake et al. Jan 2003 A1
20030117352 Kimura Jun 2003 A1
20040227718 Park Nov 2004 A1
20050220262 Moon Oct 2005 A1
20060267912 Lee et al. Nov 2006 A1
20070195053 Tobita et al. Aug 2007 A1
Foreign Referenced Citations (9)
Number Date Country
4941700 Nov 1974 JP
04345361 Dec 1992 JP
08221039 Aug 1996 JP
2001176288 Jun 2001 JP
2002197885 Jul 2002 JP
2004334926 Nov 2004 JP
2005189488 Jul 2005 JP
2006146094 Jun 2006 JP
2007076062 Mar 2007 JP
Related Publications (1)
Number Date Country
20090160842 A1 Jun 2009 US