The present invention relates to a drive circuit for use in a liquid crystal display (LCD). Particularly, the present invention relates to a gate drive circuit having a reduced layout width for use in a low temperature polysilicon LCD (LTPS LCD).
For constructing a liquid crystal display (LCD), two transparent substrates are disposed parallel to each other in such a way that the surfaces thereof, on which the respective pixel electrode and common electrode are configured, are facing to each other, while a liquid crystal layer is sandwiched therebetween. Among the LCDs, the active-matrix LCD adopts a matrix of pixel electrodes to display the pixels, and therein switch devices are arranged in the vicinity of each pixel electrode on the transparent substrate, for switching on and off the respective pixel electrodes.
With reference to
The pixel electrodes 30 are arranged in columns and rows forming a matrix. There are p scan lines 31 arranged along the row direction of the LC panel 1 for selecting the pixels in the same direction, while q data lines 32 are arranged along the column direction of the LC panel 1 for transmitting an applied voltage, which is corresponding to the data to be displayed, to the pixels in the same row direction. The switching devices 33 function for transmitting the data of data lines to the pixels of LC cells through the scanning signals, and are constructed by such as thin film transistors (TFTs). The reference electrodes 34 supply a common voltage level to the respective LC cell located between a set of pixel electrode 30 and reference electrode 34. The LC cell located between a set of pixel electrode 30 and reference electrode 34 is termed as a pixel.
The LC cell utilizes the voltage applied between the pixel electrode 30 and the reference electrode 34 to adjust the light. While the pixels are regularly divided into R, G and B pixels, and the color filters R, G and B are correspondingly arranged at the reference electrodes 34, a color image composed of R, G and B pixels can be displayed. Accordingly, the data lines 32 can be divided to correspond to the R, G and B data based upon the arrangement of R, G and B pixels.
The gate drive circuit 2 functions to apply P scanning signals X1, X2, . . . , Xp subsequently to the scan lines 31 in the LC panel 1. The source drive circuit 3 functions to output the display data as pixel signals Y1, Y2, . . . , Yq, so as to correspondingly generate an applied voltage level for the data lines 32 in the LC panel 1. The signal processing circuit 4, i.e. the control circuit, provides the gate drive circuit 2 and the source drive circuit 3 with a control signal when an external image signal is input and the display data is output to the source drive circuit 3.
The display operation of the LC panel 1 is illustrated as follows. The gate drive circuit 2 is controlled by a control signal from the signal processing circuit 4. The signal processing circuit 4 also supplies scanning signals to any column of scan lines 31. In this case, the switch devices 33 in one column are switching to ON state, and each row of data lines 32 as well as pixel electrodes 30 corresponding to this column are conducted. Data for each row of pixels corresponding to a column of scan lines 31, is supplied to the source drive circuit 3 from the signal processing circuit 4 in advance. Besides, while the switch devices 33 are switching to ON state, the display data is transferred, by the source drive circuit 3, as an applied voltage for each pixel electrode 30 to output. In addition, by scanning from the top column (i=1) to the foot column (i=p) of scan lines 31 of the LC panel 1, the signal processing circuit 4 supplies the display data to all the pixel electrodes 30.
Such conventional gate drive circuit has a layout width of 700˜1000 μm. Since the gate drive circuit is arranged at the periphery of a display device, the arrangement of further circuits would be limited, or the display area of the display device may be reduced owing to the space occupied by the gate drive circuit. For the small-sized portable display device, it is a critical issue to reduce the space occupied by the periphery circuits since a relatively large space thereof does bring a considerable disadvantage therefor.
For example, the gate drive circuits constructed by the shift registers as disclosed by U.S. Pat. No. 6,052,426 and by U.S. Pat. No. 6,064,713 are schematically shown in
The present invention provides a drive circuit with a reduced area for use in a low temperature polysilicon liquid crystal display (LTPS LCD). Particularly, the present invention provides a drive circuit for use in a display of small size which requires an extremely small space for the gate drive circuit, and or use in a device of a reduced space owing to the additional functions such as sensors configured therein.
According to the present invention, the provided drive circuit includes: a first p-typed thin film transistor having a source, a drain coupled to a first electrical line and a gate coupled to a first clock line; a second p-typed thin film transistor having a gate, a drain coupled to a second clock line and a source coupled to an output; a first n-typed thin film transistor having a drain, a source coupled to a second electrical line and a gate coupled to an output of a preceding driving circuit; a second n-typed thin film transistor having a source coupled to a third electrical line, a gate coupled to a third clock line and a drain coupled to the output; and a capacitor having one end coupled to the second electrical line and another end coupled to the source of the first p-typed thin film transistor, the drain of the first n-typed thin film transistor and the gate of the second p-typed thin film transistor.
Preferably, the gate of the first n-typed thin film transistor has a bi-directional selection function.
Preferably, the second p-typed thin film transistor and/or the second n-typed thin film transistor is a double gate thin film transistor.
Preferably, the output has an enable function having an output coupled to an input of a next driving circuit and a drive signal is output from the output of the enable function.
Preferably, the drive circuit is a gate drive circuit.
According to the present invention, a display device having the drive circuit as mentioned is provided.
According to the present invention, an electronic device having the drive circuit as mentioned is provided.
Preferably, the electronic device is one selected from a mobile phone, a digital camera, a personal digital assistant, an aviation display, a digital picture frame and a handy DVD player.
The extremely large space occupied by the shift register in the gate drive circuit or a CS drive circuit can be reduced by the present invention. Furthermore, the layout of drive circuit is also reduced, and the image is effectively utilized even the display device is attached with additional functions such as small-sized or sensing.
While the foregoing object and features of the present invention are illustrated with reference to the accompanying drawings, it should be noted that the drawings and the embodiments are provided for illustration but not for limitation of the present invention.
With reference to the following disclosures combined with the accompanying drawings, the operation of drive circuit according to the present invention is illustrated and understood. It should be noted that the following disclosures are provided for illustration, which is not limited in the disclosed gate drive circuit and is also applicable for other drive circuits such as a CS drive circuit.
Referring to
As shown in
With reference to
Subsequently, the second p-typed TFT 22 is switching to OFF state when the clock line 12 (P1) returns to a low voltage level. In this case, the output is discharged and all the pixels on this row of the gate lines are switching to OFF state accordingly.
Furthermore, when the signal of the clock line 13 (L1) is at a low voltage level, the capacitor 25 is charged again. The node 10 is also charged to a voltage level of 10V through the first p-typed TFT. In the next stage, since the potential of the node 10 maintains at the level of 10V, the second p-typed TFT still keeps at OFF state even though the clock line 13 (P1) is at a high voltage level. Accordingly, the output 18 is not charged and maintains at a low voltage level VGL.
On the other hand, the high voltage level (10V) of the output 18 is input to the gate of the first n-typed TFT of the next (the N+1-th) circuit, and thus the N+1-th circuit also functions as mentioned. Afterward, a further next gate drive circuit, till the last one, may proceed with the mentioned operation, and a voltage of high level is subsequently output at the N-th output, the N+1-th output and so on.
Based on the above, the circuit as shown in
While the invention has been described by way of examples and in terms of preferred embodiments, it is to be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2007-327716 | Dec 2007 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
3937982 | Nakajima | Feb 1976 | A |
4017741 | Briggs | Apr 1977 | A |
5136622 | Plus | Aug 1992 | A |
5222082 | Plus | Jun 1993 | A |
5434899 | Huq et al. | Jul 1995 | A |
5517542 | Huq | May 1996 | A |
5701136 | Huq et al. | Dec 1997 | A |
5949398 | Kim | Sep 1999 | A |
6049228 | Moon | Apr 2000 | A |
6052426 | Maurice et al. | Apr 2000 | A |
6064713 | Lebrun et al. | May 2000 | A |
6522323 | Sasaki et al. | Feb 2003 | B1 |
6556646 | Yeo et al. | Apr 2003 | B1 |
6788108 | Miyake et al. | Sep 2004 | B2 |
7202606 | Eom et al. | Apr 2007 | B2 |
7362139 | Miyake et al. | Apr 2008 | B2 |
7724231 | Nakao et al. | May 2010 | B2 |
7786972 | Jeong et al. | Aug 2010 | B2 |
7894566 | Hsiao et al. | Feb 2011 | B2 |
20020186196 | Park | Dec 2002 | A1 |
20030011584 | Azami et al. | Jan 2003 | A1 |
20030020520 | Miyake et al. | Jan 2003 | A1 |
20030117352 | Kimura | Jun 2003 | A1 |
20040227718 | Park | Nov 2004 | A1 |
20050220262 | Moon | Oct 2005 | A1 |
20060267912 | Lee et al. | Nov 2006 | A1 |
20070195053 | Tobita et al. | Aug 2007 | A1 |
Number | Date | Country |
---|---|---|
4941700 | Nov 1974 | JP |
04345361 | Dec 1992 | JP |
08221039 | Aug 1996 | JP |
2001176288 | Jun 2001 | JP |
2002197885 | Jul 2002 | JP |
2004334926 | Nov 2004 | JP |
2005189488 | Jul 2005 | JP |
2006146094 | Jun 2006 | JP |
2007076062 | Mar 2007 | JP |
Number | Date | Country | |
---|---|---|---|
20090160842 A1 | Jun 2009 | US |