Unless otherwise indicated, the foregoing is not admitted to be prior art to the claims recited herein and should not be construed as such.
Modern portable applications may require power management devices that connect directly to Li-ion batteries. Such configurations can subject the sensitive circuits of the power management devices to voltages of 4.8V or higher. In 28 nm CMOS technologies, standard IO devices can have a maximum rating (Vmax) of about 2.3V. Higher voltage devices with Vmax of 5V can be fabricated in 28 nm technology, but at significantly higher mask costs and incurring power efficiency degradation. Vmax typically refers to the gate-source voltage (Vgs) or gate-drain voltage (Vgd) of the device.
Merely to illustrate this point,
A circuit in accordance with the present disclosure may include an output transistor having an output terminal and a control terminal. A capacitive coupling between the control terminal and the output terminal may be configured to drive the control terminal with a coupled signal that continuously tracks an output signal on the output terminal. A biasing circuit connected to the control terminal may be configured to provide a DC bias voltage that is combined with the coupled signal to provide a drive signal on the control terminal.
In some aspects, the circuit may further include a first transistor device and a second transistor device. The second transistor device may be a cascode of the first transistor device. The first transistor device may have an input terminal configured for a connection to an input voltage, wherein the capacitive coupling includes a first capacitance between the control terminal of the output transistor device and the output terminal of the output transistor device and a second capacitance between the input terminal of the first transistor device and the control terminal of the output transistor device.
In some aspects, the capacitive coupling between the control terminal of the output transistor device and the output terminal of the output transistor device may be a parasitic capacitance between the control terminal and the output terminal. In some aspects, the capacitive coupling may be a capacitor connected between the control terminal and the output terminal.
A circuit in accordance with the present disclosure may include a first stack comprising a first transistor, a second transistor, and a third transistor. The third transistor may have a control terminal and an output terminal. The circuit may further include a second stack connected to the first stack at a node. A biasing circuit may be connected to the control terminal of the third transistor device. A capacitive coupling between the control terminal of the third transistor and the output terminal of the third transistor may be configured to couple an output signal at the output terminal as a coupled signal to the control terminal.
The biasing circuit may be configured to provide a DC bias voltage that combines with the coupled signal to produce a drive signal on the control terminal. The biasing circuit may be further configured to respond substantially without delay to changes in a voltage level of the drive signal and vary a voltage level of the DC bias voltage to remain between a first voltage level and a second voltage level in response to changes in the voltage level of the drive signal.
In some aspects, the capacitive coupling may include a parasitic capacitance between the output terminal of the third transistor device and the control terminal of the third transistor device. In some aspects, the capacitive coupling may further include a second capacitor between the output terminal of the third transistor device and the control terminal of the third transistor device.
A method in a circuit in accordance with the present disclosure may include providing a divided output signal at an output terminal of the transistor as a coupled signal to a control terminal of the transistor using a capacitive coupling between the output terminal and the control terminal. A DC bias voltage may be generated and combined with the coupled signal to provide a drive signal on the control terminal of the transistor. The method may include responding, substantially without delay, to variations in a voltage level of the drive signal by varying a voltage level of the DC bias voltage to remain between a first voltage level and a second voltage level.
A circuit in accordance with the present disclosure may include means for providing a divided output signal at an output terminal of a transistor in the circuit as a coupled signal to a control terminal of the transistor using a capacitive coupling between the output terminal and the control terminal, means for generating a DC bias voltage, means for providing a drive signal on the control terminal of the transistor by combining the DC bias voltage with the coupled signal, and means for responding, substantially without delay, to variations in a voltage level of the drive signal by varying a voltage level of the DC bias voltage to remain between a first voltage level and a second voltage level.
The following detailed description and accompanying drawings provide a better understanding of the nature and advantages of the present disclosure.
With respect to the discussion to follow and in particular to the drawings, it is stressed that the particulars shown represent examples for purposes of illustrative discussion, and are presented in the cause of providing a description of principles and conceptual aspects of the present disclosure. In this regard, no attempt is made to show implementation details beyond what is needed for a fundamental understanding of the present disclosure. The discussion to follow, in conjunction with the drawings, makes apparent to those of skill in the art how embodiments in accordance with the present disclosure may be practiced. In the accompanying drawings:
In the following description, for purposes of explanation, numerous examples and specific details are set forth in order to provide a thorough understanding of the present disclosure. It will be evident, however, to one skilled in the art that the present disclosure as expressed in the claims may include some or all of the features in these examples, alone or in combination with other features described below, and may further include modifications and equivalents of the features and concepts described herein.
As shown in
In some embodiments, the HI-side drive signal 14a may be coupled to the gate of P1. The HI-side drive signal 14a may be a pulse that swings between 3×Vmax and 2×Vmax. The LO-side drive signal 14b may be coupled to the gate of N1. The LO-side drive signal 14b may be a pulse that swings between 0V and Vmax. In accordance with the present disclosure, the gates of P2 and N2 are not driven by the gate drive circuitry and may be biased at fixed voltages. In some embodiments, for example, the gate of P2 may be biased at a fixed DC level of 2×Vmax, and similarly, the gate of N2 may be biased at a fixed DC level of Vmax.
In accordance with the present disclosure, a biasing circuit 212 may be connected to the gate of P3. A biasing capacitor Cp may be connected between a supply rail for Vin and the gate of P3. A biasing circuit 214 may be connected to the gate of N3, and a biasing capacitor Cn may be connected between ground potential and the gate of N3. The biasing circuits 212, 214 may be configured as means for generating a DC bias Vbias±Δ. Vbias may be a value between 2×Vmax and Vmax. In some embodiments, for example, Vbias may be 1.5×Vmax.
The drain of P3 may be capacitively coupled to the gate of P3, thus coupling an output signal at node 203, as a coupled signal, to the gate of P3. The output of the biasing circuit 212 may be combined with the coupled signal as means for providing a drive signal on the gate of P3. Likewise, the drain of N3 may be capacitively coupled to the gate of N3, thus coupling the output signal at node 203, as a coupled signal, to the gate of N3. The output of the biasing circuit 214 may be combined with the coupled signal as means for providing a drive signal on the gate of N3.
In some embodiments, the parasitic capacitances Cx1, Cx2, respectively, of transistors P3 and N3 may provide the respective capacitive coupling. As persons of ordinary skill understand, parasitic capacitances arise within the structures of transistor device, such as the gate and drain regions. In other embodiments, explicit capacitors may used.
The Vbias voltage sets the DC bias level of the biasing circuit 212. Node 302 connects to the gate of P3, as shown in
In operation, suppose the voltage at node 302 rises above Vbias+Δ, this event will turn ON MPsnk as compensation to drive down the voltage at node 302. When the voltage at node 302 reaches or falls below Vbias+Δ, MPsnk will turn OFF. Depending on how much current is being sinked across Rsnk, MNsnk may turn ON as well to provide further compensation.
Conversely, if the voltage at node 302 falls below Vbias−Δ, this event will turn ON MNsrc as compensation to drive up the voltage at node 302. When the voltage at node 302 reaches or exceeds below Vbias−Δ, MNsrc will turn OFF. Depending on how much current is being sourced across Rsrc, MPsrc may turn ON as well to provide further compensation.
The biasing circuit 212 shown in
A brief discussion of the operation of the cascode stack shown in
In a first cycle, for example, suppose the HI-side stack 102 is driven conductive and the LO-side stack 104 is driven non-conductive. On the HI-side stack 102, the gate driver section 14 can drive the gate of P1 to 2×Vmax to turn ON P1. Consequently, the voltage at node 201 will rise to 3×Vmax. Since the gate of P2 is DC-biased at 2×Vmax, P2 will turn ON. Consequently, the voltage at node 202 will rise to 3×Vmax.
Recall from the discussion above, that the biasing circuit 212 provides a bias voltage Vbias at the gate of P3 between 2×Vmax and Vmax. Accordingly, P3 will turn ON, since node 202 is at 3×Vmax. As the voltage at node 203 rises to 3×Vmax, so too will the gate voltage of P3 rise by virtue of the capacitive coupling (e.g., Cx1), which couples at least a portion of the output voltage at node 203 to the gate of P3. For example, the bias capacitor Cp and Cx1 (or C1 in
Turning to operation of the LO-side stack 104, in the first cycle the gate driver section 14 may drive the LO-side stack 104 to a non-conductive state. The gate driver section 14 may drive the gate of N1 to ground potential, thus turning OFF N1. Since the gate of N2 is DC-biased at Vmax, node 205 will rise to Vmax, thus ensuring that N2 is OFF.
At N3, as the voltage at node 203 rises to 3×Vmax, so too will the gate voltage of N3 rise by virtue of the capacitive coupling (e.g., Cx2), which couples at least a portion of the output voltage at node 203 to the gate of N3. For example, the bias capacitor Cn and the Cx2 (or C2 in
Consider next a second cycle, that follows the first cycle, in which the HI-side stack 102 can be driven non-conductive and the LO-side stack 104 can be driven conductive. On the LO-side stack 104, the gate driver section 14 may drive the gate of N1 to Vmax, thus turning ON N1 and bringing node 205 to ground potential. Since the gate of N2 is DC-biased at Vmax, N2 will also turn ON and bring node 204 to ground potential. Recall from the first cycle, the gate voltage of N3 is at 2×Vmax. Accordingly, N3 turns ON and node 203 will go from 3×Vmax to ground potential. As the node 203 goes to ground potential, so too will the gate voltage of N3 as the gate voltage of N3 tracks in real time substantially without delay the output signal at node 203 by virtue of the capacitive coupling (e.g., Cx2). The biasing circuit 214, however, will limit the minimum voltage level at the gate of N3 to Vmax.
Turning to the HI-side stack 102, in the second cycle the gate driver section 14 can drive the HI-side stack 102 to a non-conductive state. The gate driver section 14 can drive the gate of P1 to 3×Vmax, which will turn OFF P1. With P1 in the OFF state, the voltage at node 201 will equalize with the gate voltage of P2, namely 2×Vmax, thus turning OFF P2. Likewise, with P2 in the OFF state, the voltage at node 202 will equalize with the gate voltage at P3. Recall from the first cycle, the gate voltage of P3 is at 2×Vmax, and so the node 202 will become 2×Vmax, and P3 will turn OFF.
As the node 203 goes from 3×Vmax to ground potential, so too will the gate voltage of P3 as the gate voltage of P3 tracks in real time substantially without delay the output signal at node 203 by virtue of the capacitive coupling (e.g., Cx1). The biasing circuit 212, however, will limit the minimum voltage level at the gate of P3 to Vmax. By limiting the minimum gate voltage of P3 to Vmax, the Vgd of P3 will not exceed the Vmax rating of P3 when the voltage at node 203 drops to ground potential.
The above description illustrates various embodiments of the present disclosure along with examples of how aspects of the particular embodiments may be implemented. The above examples should not be deemed to be the only embodiments, and are presented to illustrate the flexibility and advantages of the particular embodiments as defined by the following claims. Based on the above disclosure and the following claims, other arrangements, embodiments, implementations and equivalents may be employed without departing from the scope of the present disclosure as defined by the claims.
Number | Name | Date | Kind |
---|---|---|---|
7532701 | Moon | May 2009 | B2 |
8237422 | Singh et al. | Aug 2012 | B2 |
8330504 | Olson | Dec 2012 | B2 |
8847636 | Kerr | Sep 2014 | B2 |
20090179706 | Wong | Jul 2009 | A1 |
20110102070 | Chen et al. | May 2011 | A1 |
Number | Date | Country |
---|---|---|
2824836 | Jan 2015 | EP |
Entry |
---|
Akbar R., “High Speed Fully Monolithic Self-Triggered DC-DC Buck Converter,” Dec. 2013, 80 Pages. |
Kursun V., et al., “Cascode Monolithic DC-DC Converter for Reliable Operation at High Input Voltages,” Analog Integrated Circuits and Signal Processing, 2005, vol. 42, pp. 231-238. |
Leuschner S., et al., “A 31-dBm, High Ruggedness Power Amplifier in 65-nm Standard CMOS with High-Efficiency stacked-cascode stages”, IEEE Radio Frequency Integrated Circuits Symposium (RFIC), 2010, pp. 395-398, XP031684222. |
International Search Report and Written Opinion—PCT/US2016/022506—ISA/EPO—Jun. 29, 2016. |
Number | Date | Country | |
---|---|---|---|
20160285454 A1 | Sep 2016 | US |