1. Field of the Invention
The present invention relates to a driver circuit of a display device.
2. Description of Related Art
Recent progress towards higher performance and downsizing of a display device (liquid crystal panel) has been remarkable. Accordingly, higher performance is demanded also for a driver circuit of a liquid crystal panel.
A driver circuit of a liquid crystal panel includes the corresponding number of driver units to the number of data lines of the liquid crystal panel in order to apply a desired voltage to a pixel electrode included in each pixel of the liquid crystal panel. Further, the driver circuit includes a gray-scale voltage circuit that generates a plurality of different voltages in order that each driver unit can output a desired voltage.
Recently, progress towards a higher gray-scale level of a liquid crystal panel has been particularly remarkable. Accordingly, the number of lines that connect the gray-scale voltage circuit and the driver units is increasing. The increase in the number of lines leads to an increase in the chip area of the driver circuit (cf. Japanese Unexamined Patent Application Publication No. 2002-108312).
Japanese Unexamined Patent Application Publication No. 2001-34234 discloses a technique related to a driver circuit that includes an amplifier having two input terminals of the same characteristics. In this technique, voltages to be applied to the two input terminals are balanced by a decoder circuit, thereby reducing the number of lines connecting a gray-scale voltage circuit and the decoder circuit. This technique, however, can only reduce the number of lines to about half at the maximum. Therefore, the technique does not suppress an increase in the chip area of the driver circuit sufficiently enough to deal with the recent increase in the gray-scale level of the liquid crystal panel.
The present inventors have found an issue that it has been difficult to sufficiently reduce the chip area of a driver circuit against the trend of an increase in the number of lines connecting a gray-scale voltage circuit and a driver unit to deal with the recent increase in the gray-scale level of a display device.
A first exemplary aspect of an embodiment of the present invention is a driver circuit that includes (1) a gray-scale voltage circuit that generates a plurality of reference voltages different from one another, (2) a first selector circuit that selects any one of the reference voltages as a first selected voltage and selects any one of the reference voltages different from the first selected voltage as a second selected voltage, (3) an amplifier that outputs an output voltage based on the first selected voltage, and (4) an output voltage regulator circuit that regulates a potential of the output voltage by using a regulated voltage generated based on the first selected voltage and the second selected voltage.
A second exemplary aspect of an embodiment of the present invention is a driver circuit that includes (1) a gray-scale voltage circuit that generates a plurality of reference voltages having different voltage values from one another, (2) a first selector circuit that selects any one of the plurality of reference voltages as a first selected voltage, (3) an amplifier that outputs an output voltage based on the first selected voltage, and (4) an output voltage regulator circuit that regulates a potential of the output voltage by using a regulated voltage generated based on a first one and a second one of the reference voltages.
A third exemplary aspect of an embodiment of the present invention is a driver circuit of a display device that includes a gray-scale voltage circuit that generates a plurality of reference voltages having different voltage values from one another, and a plurality of unit driver circuits that are connected to the gray-scale voltage circuit through a plurality of lines, wherein each of the plurality of unit driver circuits includes (1) a first selector circuit that selects any one of the plurality of reference voltages as a first selected voltage, (2) an amplifier that outputs an output voltage based on the first selected voltage, and (3) an output voltage regulator circuit that regulates a potential of the output voltage by using a regulated voltage generated based on a first one and a second one of the reference voltages.
In the driver circuit according to the exemplary aspect of an embodiment of the present invention, the output voltage regulator circuit regulates a potential of the output voltage to be output from the amplifier. It is thus possible to reduce the number of reference voltages to be generated in the gray-scale voltage circuit. It is thereby possible to reduce the number of lines connecting the gray-scale voltage circuit and the first selector circuit, which consequently enables reduction of the chip area of the driver circuit. Accordingly, it is possible to sufficiently reduce the chip area of the driver circuit against the trend of an increase in the number of lines connecting the gray-scale voltage circuit and the driver unit to deal with the recent increase in the gray-scale level of a display device.
The above and other exemplary aspects, advantages and features will be more apparent from the following description of certain exemplary embodiments taken in conjunction with the accompanying drawings, in which:
Exemplary embodiments of the present invention are described hereinafter with reference to the drawings. The drawings are given in simplified form by way of illustration only, and thus are not to be considered as limiting the present invention. The same elements are denoted by the same reference symbols, and the redundant explanation is omitted.
The gray-scale voltage circuit 1 is connected to the first selector 2 through lines Lv0 to Lvm.
The reference voltage V1 that is output from the gray-scale voltage circuit 1 is a voltage which is one level higher than the reference voltage V0 that is output from the gray-scale voltage circuit 1. Likewise, the reference voltage V6 is a voltage which is one level higher than the reference voltage V2. The reference voltage Vm is a voltage which is higher than the reference voltage V0 at m-number of levels.
A potential difference between V1 and V2 and a potential difference between V0 and V1 are not necessarily equal. Likewise, a potential difference between V6 and V2 and a potential difference between V1 and V2 are not necessarily equal. This is described in detail with reference to
Referring to
The driver circuit 1A according to the exemplary embodiment includes an output voltage regulator circuit 50A, which is described later. It is thereby possible to reduce the number of reference voltages to be generated in the linear characteristic region by the gray-scale voltage circuit 1. Consequently, it is possible to not only reduce the size of the gray-scale voltage circuit 1 but also reduce the number of lines connecting the gray-scale voltage circuit 1 and the first selector 2. This will become clear from the explanation about the output voltage regulator circuit 50A, which is described later.
Referring back to
The amplifier 5 outputs the first selected voltage which is output from the first selector 2 through its output end as an output voltage. The output end of the amplifier 5 is connected to an output port Pout.
In this exemplary embodiment, when the first selected voltage is in the above-described non-linear characteristic region, a voltage Vout which is output from the driver circuit 1A is equal to the output voltage described above. However, when the first selected voltage is in the above-described linear characteristic region, the voltage Vout which is output from the driver circuit 1A is a voltage in which a regulated voltage, which is described later, is added to the output voltage described above.
Note that, when the voltage is near the boundary between the linear characteristic region and the non-linear characteristic region, the regulated voltage is not necessarily added to the voltage Vout.
The voltage Vout which is output from the driver circuit 1A is applied to a pixel electrode of a liquid crystal cell through a data line included in the liquid crystal panel.
The decoder circuit 7 generates a control signal based on digital data stored in the latch circuit 8. The decoder circuit 7 includes a high-order decoder 7A corresponding to the high-order bit of the digital data supplied from the latch circuit 8. The decoder circuit 7 also includes a low-order decoder 7B corresponding to the low-order bit of the digital data supplied from the latch circuit 8. The voltage signal B1 corresponding to the high-order bit which is generated in the high-order decoder 7A is input to the first selector 2 from the high-order decoder 7A. A voltage signal B2 corresponding to the low-order bit which is generated in the low-order decoder 7B is input to a second selector 4, which is described later, from the low-order decoder 7B.
The driver circuit 1A according to the exemplary embodiment includes the output voltage regulator circuit 50A. The output voltage regulator circuit 50A includes the voltage divider 3, the second selector 4, a potential regulator 6, and a control circuit 9A.
The voltage divider 3 is connected to the second selector 4 through lines L3 to L6. Further, the voltage divider 3 receives the first selected voltage from the first selector 2 through the line L1 and also receives the second selected voltage from the first selector 2 through the line L2.
In this example, the resistors R20, R21 and R22 are set to R20:R21:R22=1:1:2. Thus, a divided voltage of Vs2+3(Vs1−Vs2)/4 is set to the line L4. Further, a divided voltage of Vs2+2(Vs1−Vs2)/4 is set to the line L5.
When the operating state of the first selector 2 is in the on-state, the first selector 2 supplies the first selected voltage and the second selected voltage to the voltage divider 3 all the time. Further, when the operating state of the voltage divider 3 is in the on-state, the voltage divider 3 supplies the divided voltages or the like to the second selector 4, which is described later, all the time.
The second selector 4 is connected to the voltage divider 3 through the lines L3 to L6. Further, the voltage signal B2 corresponding to the low-order bit is input to the second selector 4 from the low-order decoder 7B described above. The second selector 4 is also connected to the potential regulator 6 through lines L7 and L8.
The second selector 4 selects two voltages from the voltages which are output from the voltage divider 3 based on the voltage signal B2 output from the low-order decoder 7B. The second selector 4 then outputs a first one of the selected voltage to one end of a capacitor C1 included in the output voltage regulator circuit 50A (the configuration of which is described later) through the line L7. Further, the second selector 4 outputs a second one of the selected voltage to the other end of the capacitor C1 included in the output voltage regulator circuit 50A (the configuration of which is also described later) through the line L8. Because the voltage signal B2 corresponds to the low-order bit of the digital data, the second selector 4 selects two out of a plurality of voltages output from the voltage divider 3 based on the digital data (specifically, the low-order bit of the digital data).
The second selector 4 according to the exemplary embodiment operates only when the first selected voltage is included in the above-described linear characteristic region. Thus, the second selector 4 does not operate when the first selected voltage is not included in the linear characteristic region and therefore does not set any voltage to the lines L7 and L8. In such a configuration where the second selector 4 operates only when the first selected voltage is included in the linear characteristic region, it is possible to deal with an increase in the gray-scale level of a liquid crystal display device with a simple structure (particularly, the simple structure of the voltage divider 3 described above) in spite of reducing the number of lines between the gray-scale voltage circuit 1 and the second selector 4.
The potential regulator 6 is connected to the second selector 4 through the lines L7 and L8. The potential regulator 6 is also connected to the output end of the amplifier 5 and the output port Pout through a node N20. The potential regulator 6 includes the capacitor C1 that stores a differential voltage between two voltages output from the second selector 4 and a plurality of switches SW1 to SW3 that cause the capacitor C1 to store the differential voltage or cause the differential voltage stored in the capacitor C1 to be added to the output voltage which is output from the amplifier 5.
In this example, the switches SW1 and SW2 are P-Channel Metal-Oxide-Semiconductor (MOS) transistors. The switch SW3 is an N-channel MOS transistor. A control pulse (φ1) from the control circuit 9A is applied to the gate (control terminal) of each switch. The control circuit 9A operates in synchronization with the voltage signal B2 supplied from the decoder circuit 7.
One end of the capacitor C1 (differential potential storage capacitor) is connected to the switch SW1. The end of the capacitor C1 is electrically connected to the output end of the amplifier 5 through the switches SW1 and SW3. The other end of the capacitor C1 is connected to the switch SW2. A first output terminal of the second selector 4 is connected to a node N2 between the capacitor C1 and the switch SW1 through the line L7. A second output terminal of the second selector 4 is connected to a node N3 between the capacitor C, and the switch SW2 through the line L8.
When the switch SW1 and the switch SW2 are both in the off-state, a differential voltage between the two voltages which are selected and output by the second selector 4 is stored in the capacitor C1. When the switch SW1 and the switch SW2 are both in the on-state and the switch SW3 is in the off-state, a voltage (regulated voltage Vreg) stored in the capacitor C1 is added to the output voltage of the amplifier 5. The regulated voltage is set based on a potential difference between the two voltages which are selected by the second selector 4 from a plurality of voltages output from the voltage divider 3 in accordance with the low-order bit. Because the voltage divider 3 outputs voltages based on the first selected voltage and the second selected voltage, the regulated voltage is generated based on the first selected voltage and the second selected voltage.
The relationship between the operation of the potential regulator 6 and the voltage output from the driver circuit 1A is described hereinafter with reference to
The operation at time t3 corresponds to that at time t1, and the operation at time t4 corresponds to that at time t2. They are thus not redundantly described.
The time t2 may be set earlier (i.e. the time closer to the time t1).
An example in the case where the first selector 2 selects the reference voltage V6 as the first selected voltage and selects the reference voltage V2 as the second selected voltage based on the high-order bit is described hereinbelow with reference to
The second selector 4 selects two voltages out of 6V, 5V, 4V and 2V based on the low-order bit, and then sets one to the line L7 and the other one to the line L8.
Referring to
In CASE2, the second selector 4 sets 6V to the line L7 and 4V to the line L8. Then, the regulated voltage Vreg of 2V is stored in the capacitor C1. By the operation of the potential regulator 6 described above, the regulated voltage Vreg (2V) is added to the output voltage (6V) which is output from the amplifier 5. Then, the voltage Vout which is output from the driver circuit 1A is set to 8V.
In CASE3, the second selector 4 sets 5V to the line L7 and 2V to the line L3. Then, the regulated voltage Vreg of 3V is stored in the capacitor C1. By the operation of the potential regulator 6 described above, the regulated voltage Vreg (3V) is added to the output voltage (6V) which is output from the amplifier 5. Then, the voltage Vout which is output from the driver circuit 1A is set to 9V.
In CASE4, the second selector 4 sets 0V to the line L7 and 0V to the line L8. Then, the regulated voltage Vreg of 0V is stored in the capacitor C1. In this case, the voltage Vout which is output from the driver circuit 1A remains 6V. The voltage Vout can be set to 6V also by turning the switches SW1 and SW2 included in the potential regulator 6 to the off-state.
Because the output voltage regulator circuit 50A operates in this manner, it is possible to deal with an increase in the gray-scale level of the liquid crystal panel in spite of reducing the number of reference voltages generated in the gray-scale voltage circuit 1. Specifically, it is possible to deal with an increase in the gray-scale level of the liquid crystal panel in spite of reducing the number of lines connecting the gray-scale voltage circuit 1 and the first selector 2, thereby enabling suppression of an increase in the chip area of the driver circuit 1A.
Further, in this exemplary embodiment, the driver circuit 1A is configured so as to conform to the above-described linear characteristic region. It is thereby possible to simplify the configuration of the gray-scale voltage circuit 1 and the voltage divider 3, particularly.
A second exemplary embodiment is described hereinafter with reference to
The output voltage regulator circuit 50B includes a transconductance circuit 10, a potential regulator 11 and a control circuit 9B.
The transconductance circuit 10 is connected to the lines L1 and L2. The transconductance circuit 10 is also connected to the potential regulator 11 through a line L20.
The non-inverting input terminal of the amplifier 44 is connected to the line L1, and the inverting input terminal of the amplifier 44 is connected to the node N13. The output end of the amplifier 44 is connected to the gate of the transistor TR4. The non-inverting input terminal of the amplifier 45 is connected to the line L2, and the inverting input terminal of the amplifier 45 is connected to the node N14. The output end of the amplifier 45 is also connected to the node N14.
The first selected voltage is input to the non-inverting input terminal of the amplifier 44 through the line L1. The second selected voltage is input to the non-inverting input terminal of the amplifier 45 through the line L2. Then, a voltage arising from a potential difference between the first selected voltage and the second selected voltage is generated in the resistor R23 placed between the node N13 and the node N14. At this time, the transistor TR4 is in the on-state. Thus, a current (first current) I1 arising from a potential difference between the first selected voltage and the second selected voltage flows into the transistor TR5.
The potential regulator 11 includes an N-channel MOS transistor TR0, P-channel MOS transistors TR1, TR2 and TR3, switches SW4 to SW7, and a resistor R1. The switches SW4 to SW7 are in the on-state or the off-state based on a control signal from the control circuit 9B. The operating states of the switches SW4 to SW7 are set by the control circuit 9B. The control circuit 9B controls the switches SW4 to SW7 based on the voltage signal B2 corresponding to the low-order bit which is supplied from the low-order decoder 7B. One end of the resistor R1 is connected to a node N20 between the amplifier 5 and the output port. Thus, one end of the resistor R1 is connected to the output end of the amplifier 5.
The gate of the transistor TR3 is connected to the gate of the above-described transistor TR5 through the line L20. The transistor TR0 and the above-described transistor TR5 are in a mirror configuration. Thus, a current (second current) I2 corresponding to the first current I1 flowing through the transistor TR5 flows into the transistor TR1 . The transconductance circuit 10 and the potential regulator 11 are connected by a current mirror circuit.
The source of the transistor TR0 is connected to the source of the transistor TR1. The gate and the source of the transistors TR1 are short-circuited by a line connecting a node N6 and a node N8. A node N7 between the node N6 and the node N8 is connected to one end of the switch SW4. The other end of the switch SW4 is connected to the gate of the transistor TR2. When the switch SW4 is in the on-state, the transistor TR1 and the transistor TR2 form a current mirror circuit (first current mirror circuit).
One end of the switch SW5 is connected to the node N8. The other end of the node N5 is connected to the gate of the transistor TR3. When the switch SW5 is in the on-state, the transistor TR, and the transistor TR3 form a current mirror circuit (second current mirror circuit).
The first current mirror circuit and the second current mirror circuit are both formed by using the transistor TR1 as the input-side transistor. As the output-side transistor, on the other hand, the first current mirror circuit is formed by using the transistor TR2, and the second current mirror circuit is formed by using the transistor TR3 The transistor TR2 and the transistor TR3 have different transistor sizes. Accordingly, an output current which is output from the first current mirror circuit and an output current which is output from the second current mirror circuit with respect to the same input current are different from each other.
When the first current mirror circuit is in the on-state and the second current I2 flows into the transistor TR1, a third current I3 flows into the transistor TR2. When the second current mirror circuit is in the on-state and the second current I2 flows into the transistor TR1, a fourth current I4 flows into the transistor TR3. In this example, the transistor sizes of the transistors TR1, TR2, and TR3 are set to TR1:TR2:TR3=4:1:2. Thus, the fourth current I4 has a larger current value than the third current I3.
One end of the switch SW6 is connected to a node between the transistor TR2 and the switch SW4. One end of the switch SW7 is connected to a node between the transistor TR3 and the switch SW5.
When the switch SW4 becomes the off-state, the switch SW6 becomes the on-state. The transistor TR2 can be thereby turned into the off-state with reliability. Likewise, when the switch SW5 becomes the off-state, the switch SW7 becomes the on-state. The transistor TR3 can be thereby turned into the off-state with reliability.
The sources of the transistors TR2 and TR3 are connected at a node N11. The node N11 is connected to a node N20 between the output end of the amplifier 5 and the output port Pout. A node N12 between the node N11 and the node N20 is connected to the inverting input terminal of the amplifier 5.
If the switch SW4 and the switch SW6 are transistors of the same polarity, a control signal (φ1) supplied from the control circuit 9B to the switch SW4 and a control signal (φ2) supplied from the control circuit 9B to the switch SW6 have opposite phases. Likewise, if the switch SW5 and the switch SW7 are transistors of the same polarity, a control signal (φ3) supplied from the control circuit 9B to the switch SW5 and a control signal (φ4) supplied from the control circuit 9B to the switch SW7 have opposite phases.
An example in the case where the first selector 2 selects the reference voltage V6 as the first selected voltage and selects the reference voltage V2 as the second selected voltage based on the high-order bit is described hereinbelow with reference to
Referring to
In CASE2, the switch SW4 is in the on-state, and the switch SW5 is in the off-state. The first current mirror circuit is in the on-state, and the second current mirror circuit is in the off-state. At this time, a current (third current) corresponding to the second current flowing through the transistors TR0 and TR1 flows into the transistor TR2. Further, a voltage (regulated voltage) of 1V corresponding to the value of the third current is generated at both ends of the resistor R1. Then, the regulated voltage (1V) is added to the output voltage (6V) output from the amplifier 5, so that the voltage Vout which is output from the driver circuit 1B is set to 7V.
In CASE3, the switch SW4 is in the off-state, and the switch SW5 is in the on-state. The first current mirror circuit is in the off-state, and the second current mirror circuit is in the on-state. At this time, a current (fourth current) corresponding to the second current flowing through the transistors TR0 and TR1 flows into the transistor TR3. Further, a voltage (regulated voltage) of 2V corresponding to the value of the third current is generated at both ends of the resistor R1. Then, the regulated voltage (2V) is added to the output voltage (6V) output from the amplifier 5, so that the voltage Vout which is output from the driver circuit 1B is set to 8V.
In CASE4, the switch SW4 is in the on-state, and the switch SW5 is also in the on-state. The first current mirror circuit is in the on-state, and the second current mirror circuit is also in the on-state. At this time, currents (third current and fourth current) corresponding to the second current flowing through the transistors TR0 and TR1 flow into the transistors TR2 and TR3, respectively. Further, a voltage (regulated voltage) of 3V corresponding to a current that is the sum of the third current flowing through the transistor TR2 and the fourth current flowing through the transistor TR3 is generated at both ends of the resistor R1. Then, the regulated voltage (3V) is added to the output voltage (6V) output from the amplifier 5, so that the voltage Vout which is output from the driver circuit 1B is set to 9V.
A third exemplary embodiment is described hereinafter with reference to
In this exemplary embodiment, unlike the first exemplary embodiment, a voltage divider is incorporated into a gray-scale voltage circuit. In such a case also, the same advantage as described in the first exemplary embodiment can be obtained. Further, in this exemplary embodiment, the voltage divider is incorporated into the gray-scale voltage circuit which is common to the plurality of unit driver circuits, rather than into the respective unit driver circuits placed corresponding to the number of data lines of a liquid crystal display device, thereby enabling significant reduction of the circuit area of the driver circuit.
As schematically shown in
Further, as schematically shown in
In this manner, by incorporating the voltage divider into the gray-scale voltage circuit 70 which is common to the plurality of unit driver circuits 80 rather than incorporating the voltage divider into the unit driver circuits 80, it is possible to significantly reduce the circuit area of the driver circuit 1C. In
A fourth exemplary embodiment is described hereinafter with reference to
In this exemplary embodiment, unlike the second exemplary embodiment, a transconductance circuit is incorporated into a gray-scale voltage circuit. In such a case also, the same advantage as described in the second exemplary embodiment can be obtained. Further, in this exemplary embodiment, the transconductance circuit 10 is incorporated into the gray-scale voltage circuit which is common to the plurality of unit driver circuits, rather than into the respective unit driver circuits placed corresponding to the number of data lines of a liquid crystal display device, thereby enabling significant reduction of the circuit area of the driver circuit.
In this manner, by incorporating the transconductance circuit 10 into the gray-scale voltage circuit 71 which is common to the plurality of unit driver circuits 81 rather than incorporating the transconductance circuit 10 into the unit driver circuits 81, it is possible to significantly reduce the circuit area of the driver circuit 1D. In
The present invention is not limited to the examples described above. The configurations of the control circuits 9A and 9B are arbitrary. For example, the control circuit 9A may be formed integrally with the second selector 4. The voltage Vout which is output from the driver circuit may have a potential with a negative polarity. The polarity of the regulated voltage may be positive or negative. Those skilled in the art will be able to implement such variations through appropriate design changes.
The first to fourth exemplary embodiments can be combined as desirable by one of ordinary skill in the art.
While the invention has been described in terms of several exemplary embodiments, those skilled in the art will recognize that the invention can be practiced with various modifications within the spirit and scope of the appended claims and the invention is not limited to the examples described above.
Further, the scope of the claims is not limited by the exemplary embodiments described above.
Furthermore, it is noted that, Applicant's intent is to encompass equivalents of all claim elements, even if amended later during prosecution.
Number | Date | Country | Kind |
---|---|---|---|
2009-009670 | Jan 2009 | JP | national |