Claims
- 1. A driver circuit for driving an external FET having gate and source electrodes and having a threshold voltage, the driver circuit comprising:
a differential amplification stage with a first input terminal and a second input terminal, said differential amplification stage including a first current flow path, a second current flow path, and a common constant current source commonly biasing said first and second current flow paths, and said differential amplification stage receiving an operating voltage defined by a first operating potential and a second operating potential; an output load resistor connected in one of said first and second current flow paths, a current flowing through said one current flow path being controlled by a voltage between said first and second input terminals of said differential amplification stage and being substantially independent of variations of either the first operating potential or the second operating potential; said output load resistor being connected between the gate and source electrodes of the external FET to be driven; and said output load resistor having a resistance value chosen to provide a voltage across the gate and source electrodes of the external FET near to or substantially equal to the threshold voltage of the FET when said first and second input terminals of said differential amplification stage are set to equal potential values.
- 2. The driver circuit according to claim 1 implemented as a regulator circuit driving the external FET.
- 3. The driver circuit according to claim 2, wherein the FET to be driven is a PMOS FET.
- 4. The driver circuit according to claim 1, wherein said first and second current flow paths include a differential transistor pair with control electrodes respectively connected to said first and second input terminals.
- 5. The driver circuit according to claim 4, wherein the transistors of said transistor pair are bipolar transistors.
- 6. The driver circuit according to claim 1, wherein said output load resistor has a first terminal connected to a first operating potential.
- 7. The driver circuit according to claim 6, which comprises a transistor with a collector electrode connected in said one current flow path with said output load resistor, and wherein said output load resistor has a second terminal connected to said collector electrode of said transistor.
- 8. The driver circuit according to claim 7, wherein:
the source electrode of the FET is connected to the first operating potential; and said second terminal of said output load resistor is connected to the gate electrode of the FET.
- 9. The driver circuit according to claim 3, wherein:
said transistor pair has two transistors each with an emitter electrode commonly connected to a first common terminal of said constant current source; and said constant current source has a second terminal connected to the second operating potential.
- 10. The driver circuit according to claim 1 formed as an operational amplifier, wherein said differential amplification stage and the output load resistor constitute an output stage of said operational amplifier.
- 11. The driver circuit according to claim 10, which comprises a feedback circuit connecting an output of said operational amplifier to an input of the operational amplifier.
- 12. The driver circuit according to claim 1 forming a regulator circuit of a battery charger or accumulator charger.
Priority Claims (1)
Number |
Date |
Country |
Kind |
00 126 640.2 |
Dec 2000 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP01/14120, filed Dec. 3, 2001, which designated the United States and which was published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP01/14120 |
Dec 2001 |
US |
Child |
10454197 |
Jun 2003 |
US |