This application is based upon and claims the benefit of priority from the prior Taiwanese Patent Application No. 097132609, filed Aug. 26, 2008, the entire contents of which are incorporated herein by reference.
1. Technical Field
The present invention generally relates to flat panel display field and, particularly, to a driver integrated circuit (IC) chip and display substrates of flat panel display adapted to electrically couple with a plurality of driver IC chips.
2. Description of the Related Art
Flat panel displays such as a liquid crystal display (LCD) and a plasma display have the advantages of high image quality, small size, light weight and a broad application range, and thus are widely applied on consumer electronic products such as a mobile phone, a notebook computer, a desktop display and a television, and have gradually replaced the traditional cathode ray tube (CRT) displays as the main trend in the display industry.
Referring to
The display substrate 31 includes a display area 310 (as denoted by the dashed rectangle in
The printed circuit board 33 generally has a gamma voltage generator and a DC-to-DC converter formed thereon to output a gamma voltage and power signals. The gamma voltage and the power signals then are delivered to the source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 through the flexible printed circuit boards P1, P2 and the conductive wires 315. The gamma voltage and the DC-to-DC converter are not drawn in
The source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 are chip-on-glass (COG) chips.
However, since the second pin group 313 of each of the driver IC chips SD1˜SD8 and GD1˜GD3 is located at two opposite ends of the output side, which results in transmission paths of the power signals and/or the gamma voltage delivered to the sided output pins 3131 of the second pin groups 313 of the tailmost driver IC chips SD1, SD4, SD5, SD8 and GD3 of the groups of cascade connected driver IC chips are excessive long and thus the power drops are serious. Accordingly, the outputs of the driver IC chips SD1, SD4, SD5, SD8 and GD3 are dramatically influenced by the power drops.
The present invention relates to a driver IC chip can effectively avoid an output thereof to suffer from dramatic influence of serious power drop.
The present invention further relates to a display substrate of flat panel display, an output of a driver IC chip thereof can be effectively avoided to suffer from dramatic influence of serious power drop.
In order to achieve the above-mentioned advantages, a driver IC chip in accordance with an embodiment of the present invention is provided. The driver IC chip is adapted to electrically couple with a fan-out wiring area. The driver IC chip includes a side and a plurality of output pins formed at the side. The output pins includes a first pin group and a second pin group. The first pin group is electrically coupled to the fan-out wiring area. The second pin group is located at at least one side of the first pin group and opened.
In one embodiment, the second pin group is located at one side of the first pin group.
In one embodiment, the second pin group is located at two opposite sides of the first pin group.
A display substrate of flat panel display in accordance with another embodiment of the present invention is provided. The display substrate of flat panel display is adapted to electrically couple with a plurality of driver IC chips. The display substrate of flat panel display includes a display area and a plurality of fan-out wiring areas. The display area has a plurality of display elements formed therein. The fan-out wiring areas are electrically coupled between the respective driver IC chips and the display area so as to transmit signals provided by the respective driver IC chips to the display area. At least one driver IC chip of the driver IC chips each includes a side and a plurality of output pins formed at the side. The output pins include a first pin group and a second pin group, the first pin group is electrically coupled to one of the fan-out wiring areas, the second pin group is located at at least one side of the first pin group and opened.
In one embodiment, the driver IC chips include at least one group of cascade connected driver IC chips, the second pin group of the tailmost driver IC chip of each of the at least one group of cascade connected driver IC chips is located at one side of the first pin group thereof and opened.
In one embodiment, the driver IC chips include at least one group of cascade connected driver IC chips, the second pin group of each driver IC chip of each of the at least one group of cascade connected driver IC chips is located at two opposite sides of the first pin group thereof and opened.
In one embodiment, the driver IC chips are source driver IC chips.
In one embodiment, the driver IC chips are gate driver IC chips.
Another display substrate of flat panel display in accordance with further another embodiment of the present invention is provided. The display substrate of flat panel display is adapted to electrically couple with a plurality of first-type driver IC chips and a plurality of second-type driver IC chips. The display substrate of flat panel display includes a display area, a plurality of first fan-out wiring areas and a plurality of second fan-out wiring areas. The display area has a plurality of display elements formed therein. The first fan-out wiring areas are electrically coupled between the respective first-type driver IC chips and the display area so as to transmit first-type signals provided by the respective first-type driver IC chips to the display area. The first-type signals are for providing same functions applied to the display elements. The second fan-out wiring areas are electrically coupled between the respective second-type driver IC chips and the display area so as to transmit second-type signals provided by the respective second-type driver IC chips to the display area. The second-type signals are for providing same functions applied to the display elements. At least one first-type driver IC chip of the first-type driver IC chips each includes a side and a plurality of output pins formed at the side. The output pins include a first pin group and a second pin group, the first pin group is electrically coupled to one of the first fan-out wiring areas, the second pin group is located at at least one side of the first pin group and opened.
In one embodiment, the first-type driver IC chips include at least one group of cascade connected first-type driver IC chips, the second pin group of the tailmost first-type driver IC chip of each of the at least one group of cascade connected first-type driver IC chips is located at one side of the first pin group thereof and opened.
In one embodiment, the first-type driver IC chips include at least one group of cascade connected first-type driver IC chips, the second pin group of each first-type driver IC chip of each of the at least one group of cascade connected first-type driver IC chips is located at two opposite sides of the first pin group thereof and opened.
In one embodiment, the first-type driver IC chips are source driver IC chips.
In one embodiment, the first-type driver IC chips are gate driver IC chips.
In the above-mentioned embodiments of the present invention, the opened second pin group which is formed at a side of the driver IC chip is located at at least one side of the first pin group, the excessive long transmission paths for signals in the prior art are removed off and thus the serious power drops can be relieved. Accordingly, the output of the driver IC chip can be effectively avoided to suffer from the dramatic influence of the serious power drops.
These and other features and advantages of the various embodiments disclosed herein will be better understood with respect to the following description and drawings, in which like numbers refer to like parts throughout, and in which:
In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “left,” “right,” “front,” “back,” etc., is used with reference to the orientation of the Figure(s) being described. The components of the present invention can be positioned in a number of different orientations. As such, the directional terminology is used for purposes of illustration and is in no way limiting.
Referring to
The display substrate 11 includes a display area 110 (as denoted by the dashed rectangle in
The display area 110 has a plurality of gate control lines GL (of which only one is shown in
The peripheral area 111 has the source driver IC chips SD1˜SD8, the gate driver IC chips GD1˜GD3, the first fan-out wiring areas 114a and the second fan-out wiring areas 114b formed therein. The source driver IC chips SD1 and SD2, SD3 and SD4, SD5 and SD6, SD 7 and SD8 respectively are electrically connected in series and thus constitute four groups of cascade connected source driver IC chips. The gate driver IC chips GD1˜GD3 are connected to one another in series and thus constitute one group of cascade connected gate driver IC chips. The first fan-out wiring areas 114a are electrically coupled between the respective source driver IC chips SD1˜SD8 and the display area 110 so as to transmit data signals provided by the respective source driver IC chips SD1˜SD8 to the display area 110. The second fan-out wiring areas 114b are electrically coupled between the respective gate driver IC chips GD1˜GD3 and the display area 110 so as to transmit gate control signals provided by the respective gate driver IC chips GD1˜GD3 to the display area 110.
The printed circuit board 13 has a gamma voltage generator and a DC-to-DC converter formed thereon to output a gamma voltage and power signals. The gamma voltage and the power signals are delivered to the source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 through the flexible printed circuit boards P1, P2 and the conductive wires formed on the display substrate 11 by WOA technology. The gamma voltage generator and the DC-to-DC converter are not drawn in
The source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 all are COG chips.
Referring to
It is understood that, the source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 all can be COF chips instead. In this situation, the source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 are not directly mounted on the display substrate 11 but electrically coupled to the display substrate 11 through the respective flexible films of themselves.
Referring to
The display substrate 21 includes a display area 210 (as denoted by the dashed rectangle of
The display area 210 has a plurality of gate control lines GL (of which only one is shown in
The peripheral area 211 has the source driver IC chips SD1˜SD8, the gate driver IC chips GD1˜GD3, the first fan-out wiring areas 214a and the second fan-out wiring areas 214b formed therein. The source driver IC chips SD1 and SD2, SD3 and SD4, SD5 and SD6, SD7 and SD8 respectively are connected in series and thus constitute four groups of cascade connected source driver IC chips. The gate driver IC chips GD1˜GD3 are electrically coupled to one another in series and thus constitute one group of cascade connected gate driver IC chips. The first fan-out wiring areas 214a are electrically coupled between the respective source driver IC chips SD1˜SD8 and the display area 210 so as to transmit data signals provided by the source driver IC chips SD1˜SD8 to the display area 210. The second fan-out wiring areas 214b are electrically coupled between the respective gate driver IC chips GD1˜GD3 and the display area 210 so as to transmit gate control signals provided by the gate driver IC chips GD1˜GD3 to the display area 210.
The printed circuit board 23 generally has a gamma voltage generator and a DC-to-DC converter formed thereon to output a gamma voltage and power signals. The gamma voltage and the power signals are delivered to the source driver IC chips SD1˜SD8 and the gate driver IC chips GD1˜GD3 through the flexible printed circuit boards P1, P2 and conductive wires formed on the display substrate 21 by WOA technology. The gamma voltage generator and the DC-to-DC converter are not drawn in
The source driver IC chips SD1˜SD8 are COG chips.
Referring to
It is understood that, the source driver IC chips SD1˜SD8 can be COF chips instead. In this circumstance, the source driver IC chips SD1˜SD8 are not directly mounted on the display substrate 21 but electrically coupled with the display substrate 21 through the respective flexible films of themselves.
It is indicated that, the gate driver IC chips GD1˜GD3 in accordance with the second embodiment of the present invention can be COG chips or COF chips. A positional configuration of the opened pin group of each of the gate driver IC chips GD1˜GD3 can be the same as that of the opened pin group 212 of each of the source driver IC chips SD1˜SD8 in accordance with the second embodiment of the present invention.
In summary, in the above-mentioned embodiments of the present invention, the opened pin group which is formed at a side of one driver IC chip is located at at least one side of the second pin group, the excessive long transmission paths for signals in the prior art are removed off and thus the serious power drops can be relieved. Accordingly, the output of the driver IC chip can be effectively avoided to suffer from the dramatic influence of the serious power drops.
The above description is given by way of example, and not limitation. Given the above disclosure, one skilled in the art could devise variations that are within the scope and spirit of the invention disclosed herein, including configurations ways of the recessed portions and materials and/or designs of the attaching structures. Further, the various features of the embodiments disclosed herein can be used alone, or in varying combinations with each other and are not intended to be limited to the specific combination described herein. Thus, the scope of the claims is not to be limited by the illustrated embodiments.
Number | Date | Country | Kind |
---|---|---|---|
097132609 | Aug 2008 | TW | national |