Driver signal control circuit for display panel and display panel

Information

  • Patent Grant
  • 10262574
  • Patent Number
    10,262,574
  • Date Filed
    Thursday, August 4, 2016
    8 years ago
  • Date Issued
    Tuesday, April 16, 2019
    5 years ago
Abstract
A driver signal control circuit for a display panel is proposed. A timing controller is connected to an input terminal of a gate voltage shaping controller and a first FET. A first output terminal of the gate voltage shaping controller is connected to a gate of the first FET. A drain of the first FET is connected to the output terminal of the control circuit. A second output terminal of the gate voltage shaping controller is connected to a gate of the second FET, and a source of the second FET is connected to the output terminal of the control circuit. A second terminal of the discharge passage is connected to an output terminal of the control circuit. The control circuit effectively prevents the production costs when display panels with different production batches are fabricated using different fabrication processes.
Description
BACKGROUND
1. Field of the Disclosure

The present disclosure relates to the field of signal processing technology, and more particularly, to a driver signal control circuit for a display panel and a display panel with the driver signal control circuit.


2. Description of the Related Art

One-side driving and both-side driving methods are adopted by a conventional display panel. With respect to the one-side driving method, a display driver signal is transmitted to one side of the display panel (such as the left side of the display panel) for most of time. Because of the RC delay in the display panel, the display effect on the left side of the display panel is different from the display effect on the right side.


To enhance the display effect of the display panel adopting the one-side driving method, a display driver signal supplied to the display panel undergoes the chamfer process in the conventional technology. Accordingly, the problem that a shot mura appears on the panel due to the RC delay is solved



FIG. 1 is a circuit diagram illustrating a conventional display driver signal undergoing the chamfer process. Refer to FIG. 1 illustrating the conventional display driver signal undergoing the chamfer process.


As FIG. 1 shows, VGH represents a display driver signal transmitted by a display driver signal transmit unit, and VGHM represents a display driver signal supplied to the display panel. A timing controller generates a control signal. The control signal controls conduction and termination of a first field-effect transistor (FET) Q1 and a second FET Q2 after passing a gate voltage shaping controller. When the first FET Q1 is conducted and the second FET Q2 is turned off, the VGHM is pulled up to be at the VGH voltage level. When the first FET Q1 is turned off and the second FET Q2 is conducted, the VGHM discharges through a resistor R1. In other words, the voltage imposed on the VGHM is pulled down so that the VGHM can undergo the chamfer process.


As for the method of processing the display driver signal with chamfering, the chamfering speed and the chamfering depth of the VGHM are adjusted by adjusting the resistance of the resistor R1. Because of the RC difference for the display panel, the display panels need a proper chamfering speed and a proper chamfering depth during the process of fabricating the display panels in batches. With the proper chamfering speed and the proper chamfering depth, the display effect of the display panel reaches optimal. The resistance of the resistor R1 needs to be adjusted for the display panels in production batches. In other words, the resistance of the resistor R1 is constantly changing during the process of fabricating the display panels in batches, which resulting in the production costs of the display panel on the increase.


SUMMARY

A driver signal control circuit for a display panel is proposed by a preferred embodiment of the present disclosure. The present disclosure aims to solve problems about one-side driving in the conventional technology. The problems are that it is not convenient to adjust the resistance to improve the display effect of the display panel and the production costs are higher.


According to the present disclosure, a driver signal control circuit for a display panel includes a timing controller, a gate voltage shaping controller, a first field-effect transistor (FET), a second FET, a first resistor, and a discharge passage. A first terminal of the timing controller is connected to an input terminal of the gate voltage shaping controller. A first output terminal of the gate voltage shaping controller is connected to a gate of the first FET. A source of the first FET is connected to an input terminal of the control circuit. A drain of the first FET is connected to the output terminal of the control circuit. A second output terminal of the gate voltage shaping controller is connected to a gate of the second FET, a source of the second FET is connected to the output terminal of the control circuit, a drain of the second FET is connected to a first terminal of the first resistor. A second terminal of the first resistor is grounded. A second terminal of the timing controller is connected to a first terminal of the discharge passage. A second terminal of the discharge passage is connected to an output terminal of the control circuit.


Optionally, the timing controller generates a first control signal and transmit the first control signal to the gate voltage shaping controller. When the first control signal is at a first effective voltage level, the first FET is conducted, the second FET is turned off, and voltage imposed on the output terminal of the control circuit is pulled up to voltage imposed on the input terminal of the control circuit. When the first control signal is at a second effective voltage level, the first FET is turned off, the second FET is conducted, and the output terminal of the control circuit discharges through the first resistor to pull down the voltage imposed on the output terminal of the control circuit.


Optionally, the timing controller further generates a second control signal. The generated second control signal is transmitted by the timing controller to a second discharge passage. The second discharge passage discharges from the output terminal of the control circuit according to the second control signal.


Optionally, the second discharge passage comprises a third FET and a second resistor. A second terminal of the timing controller is connected to a gate of the third FET, a drain of the third FET is grounded, a source of the third FET is connected to a first terminal of the second resistor, and a second terminal of the second resistor is connected to the output terminal of the control circuit.


Optionally, the second control signal is transmitted to the gate of the third FET. In response to the first effective voltage level of the second control signal, the third FET is conducted so that the output terminal of the control circuit discharges through the second resistor. In response to the second effective voltage level of the second control signal, the third FET is turned off so that the output terminal of the control circuit does not discharge.


Optionally, the duration of the first effective voltage level of the first control signal, the duration of the second effective voltage level of the first control signal, the duration of the first effective voltage level of the second control signal, and the duration of the second effective voltage level of the second control signal are ensured according to the real display effect of the display panel.


Optionally, the first FET and second FET are P-channel metal-oxide-semiconductor field effect transistors, and the third FET is an N-channel metal-oxide-semiconductor field effect transistor.


The application of the driver signal control circuit for a display panel makes it come true that a display driver signal undergoes the chamfer process, the display effect of the display panel is enhanced, and the production costs of the display panel are effectively reduced.


These and other features, aspects and advantages of the present disclosure will become understood with reference to the following description, appended claims and accompanying figures.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a circuit diagram illustrating a conventional display driver signal undergoing the chamfer process.



FIG. 2 is a circuit diagram illustrating a driver signal control circuit for a display panel according to a preferred embodiment of the present disclosure.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

For better understanding embodiments of the present disclosure, the following detailed description taken in conjunction with the accompanying drawings is provided. Apparently, the accompanying drawings are merely for some of the embodiments of the present invention. Any ordinarily skilled person in the technical field of the present invention could still obtain other accompanying drawings without use laborious invention based on the present accompanying drawings.



FIG. 2 is a circuit diagram illustrating a driver signal control circuit for a display panel according to a preferred embodiment of the present disclosure.


The driver signal control circuit comprises a timing controller, a gate voltage shaping controller, a first field-effect transistor (FET) Q1, a second FET Q2, a first resistor R1, and a discharge passage.


For example, the input terminal VIN of the control circuit receives the display driver signal from a display driver signal transmit unit. The display driver signal transmit unit may be a driver controller, such as a driver IC, in the display panel. The processed display driver signal is transmitted to each subpixel in the display panel from an output terminal VOUT of the control circuit. In other words, the display driver signal generated by the driver integrated circuit (IC) is processed by the control circuit proposed by the embodiment of the present disclosure and transmitted to each subpixel in the display panel to drive the display panel to show images.


A first terminal of the timing controller is connected to an input terminal of the gate voltage shaping controller. A first output terminal of the gate voltage shaping controller is connected to a gate of the first FET Q1. A source of the first FET Q1 is connected to the input terminal VIN of the control circuit. A drain of the first FET Q1 is connected to the output terminal VOUT of the control circuit. A second output terminal of the gate voltage shaping controller is connected to a gate of the second FET Q2. A source of the second FET Q2 is connected to the output terminal VOUT of the control circuit. A drain of the second FET Q2 is connected to a first terminal of the first resistor R1. A second terminal of the first resistor R1 is grounded. A second terminal of the timing controller is connected to a first terminal of the discharge passage. A second terminal of the discharge passage is connected to an output terminal VOUT of the control circuit.


The working principle of the driver signal control circuit for a display panel proposed by the present disclosure is detailed as follows.


Specifically, the driver signal control circuit for a display panel comprises a first discharge passage and a second discharge passage. The first discharge passage comprises the second FET Q2 and the first resistor R1. The timing controller can generate a first control signal and transmit the first control signal to the gate voltage shaping controller to control conduction and cutoff of the first discharge passage.


For example, when the first control signal is a first effective voltage level (such as a high voltage level), the first FET Q1 is conducted and the voltage imposed on the output terminal VOUT of the control circuit is pulled up to be the voltage imposed on the input terminal VIN of the control circuit. In other words, the voltage on the output terminal VOUT is approximately equal to the voltage on the input terminal VIN. At this time, the second FET Q2 is turned off, and the output terminal VOUT of the control circuit does not discharge through the first resistor R1.


When the first control signal is a second effective voltage level (such as a low voltage level), the first FET Q1 is turned off. At this time, the second FET Q2 is conducted. The output terminal VOUT of the control circuit discharges through the first resistor R1 to pull down the voltage imposed on the output terminal VOUT of the control circuit. For example, the first control signal may be a square wave signal. Preferably, the duration of the first effective voltage level of the square wave signal and the duration of the second effective voltage level of the square wave signal are adjusted according to the real display effect of the display panel. Accordingly, the chamfering speed and the chamfering depth of the voltage imposed on the output terminal VOUT of the control circuit are controlled during the process of pulling down the voltage.


In this embodiment, the first FET Q1 can be a P-channel metal-oxide-semiconductor field effect transistor. The second FET Q2 can be a PMOS transistor as well. The first FET Q1 and the second FET Q2 are conducted at different time (i.e., time-sharing conduction).


Preferably, the discharge passage shown in FIG. 2 is a second discharge passage used in the driver signal control circuit for a display panel proposed by the embodiment of the present disclosure. The timing controller further generates a second control signal. The second control signal is transmitted by the timing controller to the second discharge passage. The second control signal controls conduction and blockage of the second discharge passage to further discharge from the output terminal VOUT of the control circuit through the second discharge passage.


The second discharge passage further includes a third FET Q3 and a second resistor R2. The third FET Q3 may be an N-channel metal-oxide-semiconductor field effect transistor. A second terminal of the timing controller is connected to a gate of the third FET Q3. A drain of the third FET Q3 is grounded. A source of the third FET Q3 is connected to a first terminal of the second resistor R2. A second terminal of the second resistor R2 is connected to the output terminal VOUT of the control circuit.


Under this condition, the second control signal is transmitted to the gate of the third FET Q3. When the second control signal is the first effective voltage level (such as a high voltage level), the third FET Q3 is conducted. The output terminal VOUT of the control circuit discharges through the second resistor R2 to pull down the voltage imposed on the output terminal VOUT of the control circuit. When the second control signal is the second effective voltage level (such as a low voltage level), the third FET Q3 is turned off. At this time, the output terminal VOUT of the control circuit does not discharge.


Preferably, the duration of the first effective voltage level of the second control signal and the duration of the second effective voltage level of the second control signal are ensured according to the real display effect of the display panel. Accordingly, the chamfering speed and the chamfering depth of the voltage imposed on the output terminal VOUT of the control circuit are controlled during the process of pulling down the voltage.


The driver signal control circuit for a display panel proposed by the embodiment of the present disclosure comprises two discharge passages. Conduction or blockage of the two discharge passages are controlled by the duration of the first effective voltage level of the first control signal, the duration of the second effective voltage level of the first control signal, the duration of the first effective voltage level of the second control signal, and the duration of the second effective voltage level of the second control signal after the first control signal and the second control signal pass the timing controller. Accordingly, the chamfering speed and the chamfering depth of the voltage imposed on the output terminal VOUT of the control circuit are controlled during the process of pulling down the voltage. In this way, the display panel has a better display effect practically.


The above-mentioned electronic components used for the driver signal control circuit in the display panel are all fixed. The resistance of each of the resistors in the driver signal control circuit is a constant value. That the display driver signal undergoes the chamfer process is realizable by only adjusting the timing of the control signal output by the timer controller. The control circuit can be applied to all kinds of display panels, which effectively prevents the production costs from upsoaring when display panels with different production batches are fabricated using different fabrication processes.


Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims
  • 1. A driver signal control circuit for a display panel, comprising: a timing controller, a gate voltage shaping controller, a first field-effect transistor (FET), a second FET, a first resistor, and a discharge passage; wherein a first terminal of the timing controller is connected to an input terminal of the gate voltage shaping controller; a first output terminal of the gate voltage shaping controller is connected to a gate of the first FET; a source of the first FET is connected to an input terminal of the control circuit; a drain of the first FET is connected to the output terminal of the control circuit;a second output terminal of the gate voltage shaping controller being connected to a gate of the second FET, a source of the second FET being connected to the output terminal of the control circuit, a drain of the second FET being connected to a first terminal of the first resistor; a second terminal of the first resistor being grounded;a second terminal of the timing controller being connected to a first terminal of the discharge passage; a second terminal of the discharge passage being connected to an output terminal of the control circuit.
  • 2. The control circuit of claim 1, wherein the timing controller generates a first control signal and transmit the first control signal to the gate voltage shaping controller; when the first control signal is at a first effective voltage level, the first FET is conducted, the second FET is turned off, and voltage imposed on the output terminal of the control circuit is pulled up to voltage imposed on the input terminal of the control circuit;when the first control signal is at a second effective voltage level, the first FET is turned off, the second FET is conducted, and the output terminal of the control circuit discharges through the first resistor to pull down the voltage imposed on the output terminal of the control circuit.
  • 3. The control circuit of claim 1, wherein the timing controller further generates a second control signal; the generated second control signal is transmitted by the timing controller to a second discharge passage; the second discharge passage discharges from the output terminal of the control circuit according to the second control signal.
  • 4. The control circuit of claim 3, wherein the second discharge passage comprises a third FET and a second resistor, and wherein a second terminal of the timing controller is connected to a gate of the third FET, a drain of the third FET is grounded, a source of the third FET is connected to a first terminal of the second resistor, and a second terminal of the second resistor is connected to the output terminal of the control circuit.
  • 5. The control circuit of claim 4, wherein the second control signal is transmitted to the gate of the third FET, and wherein in response to the first effective voltage level of the second control signal, the third FET is conducted so that the output terminal of the control circuit discharges through the second resistor, andin response to the second effective voltage level of the second control signal, the third FET is turned off so that the output terminal of the control circuit does not discharge.
  • 6. The control circuit of claim 1, wherein the duration of the first effective voltage level of the first control signal, the duration of the second effective voltage level of the first control signal, the duration of the first effective voltage level of the second control signal, and the duration of the second effective voltage level of the second control signal are ensured according to the real display effect of the display panel.
  • 7. The control circuit of claim 1, wherein the first FET and second FET are P-channel metal-oxide-semiconductor field effect transistors, and the third FET is an N-channel metal-oxide-semiconductor field effect transistor.
  • 8. A display panel comprising a driver signal control circuit, the driver signal control circuit comprising: a timing controller, a gate voltage shaping controller, a first field-effect transistor (FET), a second FET, a first resistor, and a discharge passage; wherein a first terminal of the timing controller is connected to an input terminal of the gate voltage shaping controller; a first output terminal of the gate voltage shaping controller is connected to a gate of the first FET; a source of the first FET is connected to an input terminal of the control circuit; a drain of the first FET is connected to the output terminal of the control circuit;a second output terminal of the gate voltage shaping controller being connected to a gate of the second FET, a source of the second FET being connected to the output terminal of the control circuit, a drain of the second FET being connected to a first terminal of the first resistor; a second terminal of the first resistor being grounded;a second terminal of the timing controller being connected to a first terminal of the discharge passage; a second terminal of the discharge passage being connected to an output terminal of the control circuit.
  • 9. The display panel of claim 8, wherein the timing controller generates a first control signal and transmit the first control signal to the gate voltage shaping controller; when the first control signal is at a first effective voltage level, the first FET is conducted, the second FET is turned off, and voltage imposed on the output terminal of the control circuit is pulled up to voltage imposed on the input terminal of the control circuit;when the first control signal is at a second effective voltage level, the first FET is turned off, the second FET is conducted, and the output terminal of the control circuit discharges through the first resistor to pull down the voltage imposed on the output terminal of the control circuit.
  • 10. The display panel of claim 8, wherein the timing controller further generates a second control signal; the generated second control signal is transmitted by the timing controller to a second discharge passage; the second discharge passage discharges from the output terminal of the control circuit according to the second control signal.
  • 11. The display panel of claim 10, wherein the second discharge passage comprises a third FET and a second resistor, and wherein a second terminal of the timing controller is connected to a gate of the third FET, a drain of the third FET is grounded, a source of the third FET is connected to a first terminal of the second resistor, and a second terminal of the second resistor is connected to the output terminal of the control circuit.
  • 12. The display panel of claim 11, wherein the second control signal is transmitted to the gate of the third FET, and wherein in response to the first effective voltage level of the second control signal, the third FET is conducted so that the output terminal of the control circuit discharges through the second resistor, andin response to the second effective voltage level of the second control signal, the third FET is turned off so that the output terminal of the control circuit does not discharge.
  • 13. The display panel of claim 8, wherein the duration of the first effective voltage level of the first control signal, the duration of the second effective voltage level of the first control signal, the duration of the first effective voltage level of the second control signal, and the duration of the second effective voltage level of the second control signal are ensured according to the real display effect of the display panel.
  • 14. The display panel of claim 8, wherein the first FET and second FET are P-channel metal-oxide-semiconductor field effect transistors, and the third FET is an N-channel metal-oxide-semiconductor field effect transistor.
Priority Claims (1)
Number Date Country Kind
2016 1 0371057 May 2016 CN national
PCT Information
Filing Document Filing Date Country Kind
PCT/CN2016/093236 8/4/2016 WO 00
Publishing Document Publishing Date Country Kind
WO2017/206315 12/7/2017 WO A
US Referenced Citations (5)
Number Name Date Kind
20080225035 Hsu Sep 2008 A1
20100123708 Jang May 2010 A1
20100309190 Hasegawa Dec 2010 A1
20110193839 Smith Aug 2011 A1
20130069925 Lin Mar 2013 A1
Foreign Referenced Citations (4)
Number Date Country
101826315 Sep 2010 CN
101937640 Jan 2011 CN
102280094 Dec 2011 CN
102881272 Jan 2013 CN
Related Publications (1)
Number Date Country
20180182280 A1 Jun 2018 US