The present invention generally relates to an electrophoretic display, and more particularly to a driving circuit adaptable to the electrophoretic display.
An electrophoretic display, also called electronic paper or ink, is a display device that contains charged electrophoretic particles to imitate the appearance of ordinary ink or paper. The electrophoretic display reflects light instead of emitting light as in a conventional flat panel display such as liquid crystal display.
The electrophoretic displays may include black-and-white displays and color displays. The color displays, however, ordinarily suffer reduced sharpness caused by blurred image edges. Such issues may be improved by adjusting the terminal voltage and time of the driving signal to adjust the positions of the internal charged electrophoretic particles.
The pixels of the electrophoretic display are commonly driven by a driving circuit made of low-dropout (LDO) regulators and output metal-oxide-semiconductor (MOS) transistors, which however occupy a substantial circuit area. A need has arisen to propose a novel scheme to simplify the circuit structure and reduce circuit area of the driving circuit adaptable to the electrophoretic display.
In view of the foregoing, it is an object of the embodiment of the present invention to provide a driving circuit adaptable to an electrophoretic display with simplified circuit structure, reduced cost and power consumption without sacrificing performance.
According to one embodiment, a driving circuit adaptable to an electrophoretic display includes a first transistor, a second transistor, a third transistor, a first voltage regulator, a second voltage regulator, a switching circuit and a controller. The first transistor and the second transistor are electrically connected in series between a first positive voltage node and a first negative voltage node, and the first transistor and the second transistor are interconnected at an output node. The third transistor is electrically connected between the output node and a ground. The first voltage regulator switchably provides one of a plurality of positive supply voltages to the first positive voltage node, and the second voltage regulator provides a negative supply voltage to the first negative voltage node. The switching circuit has a plurality of outputs electrically connected to the first transistor, the second transistor and the third transistor to turn on or off the first transistor, the second transistor and the third transistor respectively. The controller controls the first voltage regulator, the second voltage regulator and the switching circuit.
Specifically, the display panel 11 may include a bottom electrode 111, a (transparent) top electrode 112 and electrophoretic units (or microcups) 113 disposed between the bottom electrode 111 and the top electrode 112. In the example as shown in
The electrophoretic display 100 of the embodiment may include a driving circuit 12 configured to drive the display panel 11 of
The driving circuit 12A of the embodiment may include a first transistor Q1 of a first type and a second transistor Q2 of a second type (that is opposite to the first type) electrically connected in series between a (first) positive voltage node 121 and a (first) negative voltage node 122. The first transistor Q1 and the second transistor Q2 are interconnected at an output node Sout. In the embodiment, the first transistor Q1 and the second transistor Q2 may be metal-oxide-semiconductor (MOS) transistors, and the first type and the second type are P type and N type respectively. Specifically, a source of the first transistor Q1 is electrically connected to the positive voltage node 121, a drain of the first transistor Q1 is electrically connected to a drain of the second transistor Q2 at the output node Sout, and a source of the second transistor Q2 is electrically connected to the negative voltage node 122.
The driving circuit 12A of the embodiment may include a third transistor Q3 of the second type electrically connected between the output node Sout and a ground. Specifically, a drain of the third transistor Q3 is electrically connected to the output node Sout, and a source of the third transistor Q3 is electrically connected to the ground.
According to one aspect of the embodiment, the driving circuit 12A may include a first voltage regulator 123 configured to switchably provide one of a plurality of (different) positive supply voltages (e.g., +15 volts and +5 volts) to the positive voltage node 121. That is, the first voltage regulator 123 may include a multi-voltage regulator. The driving circuit 12A of the embodiment may include a second voltage regulator 124 configured to provide a negative supply voltage (e.g., −15 volts) to the negative voltage node 122. In the embodiment, the first voltage regulator 123 and the second voltage regulator 124 may include low-dropout (LDO) regulators.
The driving circuit 12A of the embodiment may include a (timing) controller 25 that is configured to control a switching circuit 126 having a plurality of outputs respectively connected electrically to gates of the first transistor Q1, the second transistor Q2 and the third transistor Q3 to respectively turn on or off the first transistor Q1, the second transistor Q2 and the third transistor Q3. Specifically, a positive drive voltage may be generated at the output node Sout through the turned-on first transistor Q1 (while turning off the second transistor Q2 and the third transistor Q3), a negative drive voltage may be generated at the output node Sout through the turned-on second transistor Q2 (while turning off the first transistor Q1 and the third transistor Q3), and a zero drive voltage may be generated at the output node Sout through the turned-on third transistor Q3 (while turning off the first transistor Q1 and the second transistor Q2). In other words, in the embodiment, only one transistor may be turned on at a time. In one embodiment, the switching circuit 126 may include a (binary) decoder such as 2-to-4 decoder, three output bits of which are respectively connected electrically to the gates of the first transistor Q1, the second transistor Q2 and the third transistor Q3.
In the embodiment, the driving circuit 12A may include a lookup table (LUT) 127 that stores a sequence of control codes provided to the controller 125 for consecutively controlling the switching circuit 126. The driving circuit 12A of the embodiment may include a register 128 that stores numbers representing supply voltages to be read by the controller 125 to correspondingly control the first voltage regulator 123 and the second voltage regulator 124.
According to the driving circuit 12A as described above, a drive voltage of +15 volts, +5 volts or −15 volts may be generated at the output node Sout. As multiple positive supply voltages may be provided by the single multi-voltage regulator (i.e., the first voltage regulator 123), fewer MOS transistors and LDO regulators are required as compared to the conventional driving circuit.
In the embodiment, the first voltage regulator 123 may include a multi-voltage regulator capable of switchably providing one of a plurality of (different) positive supply voltages VP1, VP2 and VP3, and the second voltage regulator 124 may include a multi-voltage regulator capable of switchably providing one of a plurality of (different) negative supply voltages VN1, VN2 and VN3. Accordingly, as exemplified in
In the embodiment, in addition to the first transistor Q1, the second transistor Q2 and the third transistor Q3, the driving circuit 12C may include a fourth transistor Q4 of the first type and a fifth transistor Q5 of the second type electrically connected in series between a second positive voltage node 121B and a second negative voltage node 122B with a configuration similar to the first transistor Q1 and the second transistor Q2. In addition to the first voltage regulator 123 (configured to provide a positive supply voltage VP1 or VP3 to the first positive voltage node 121) and the second voltage regulator 124 (configured to provide a negative supply voltage VN1 or VN3 to the first negative voltage node 122), the driving circuit 12C may include a third voltage regulator 123B (configured to provide a positive supply voltage VP2 to the second positive voltage node 121B) and a fourth voltage regulator 129 (configured to provide a negative supply voltage VN2 to the second negative voltage node 122B).
According to one aspect of the embodiment, while the first voltage regulator 123 provides one (e.g., VP1) of the positive supply voltages to the first positive voltage node 121 (with turned-on first transistor Q1) for generating a current (positive) drive voltage at the output node Sout, the third voltage regulator 123B provides another (e.g., VP2) of the positive supply voltages to the second positive voltage node 121B (with turned-off fourth transistor Q4) to prepare for generating a next drive voltage at the output node Sout. Therefore, the next drive voltage may then be generated at the output node Sout without delay.
Similarly, while the second voltage regulator 124 provides one (e.g., VN1) of the negative supply voltages to the first negative voltage node 122 (with turned-on second transistor Q2) for generating a current (negative) drive voltage at the output node Sout, the fourth voltage regulator 124B provides another (e.g., VN2) of the negative supply voltages to the second negative voltage node 122B (with turned-off fifth transistor Q5) to prepare for generating a next drive voltage at the output node Sout. Therefore, the next drive voltage may then be generated at the output node Sout without delay.
Although specific embodiments have been illustrated and described, it will be appreciated by those skilled in the art that various modifications may be made without departing from the scope of the present invention, which is intended to be limited solely by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
20150168799 | Emori | Jun 2015 | A1 |