This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2003-427679, filed on Dec. 24, 2003, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a driving circuit and a driving method of a matrix type flat panel display device, and a plasma display device using the driving circuit and the driving method.
2. Description of the Related Art
Conventionally, plasma display devices, particularly, AC-driven Plasma Display Panels (PDPs), which are one of matrix type flat panel display devices, come in two types: 2-electrode type PDPs which perform selective discharge (address discharge) and sustain discharge between two electrodes and 3-electrode type PDPs which perform address discharge using a third electrode. Moreover, there are two structure types for the 3-electrode type PDPs. One type has the third electrode being formed on a substrate on which a first electrode and a second electrode to perform sustain discharge therebetween are placed. The other type has the third electrode being formed on another substrate opposite to the substrate of the first and second electrodes.
The aforementioned respective types of PDP devices are based on the same principle of operation, and hence, an example of the structure of the PDP device in which the first and second electrodes to perform sustain discharge therebetween are provided on a first substrate and the third electrode is additionally provided on a second substrate opposite to the first substrate will be explained below.
A common terminal of the common electrodes X is connected to an output terminal of an X-side circuit 2, and the scan electrodes Y1 to Yn are respectively connected to output terminals of a Y-side circuit 3. The address electrodes A1 to Am are connected to output terminals of an address-side circuit 4. The X-side circuit 2 is composed of a circuit which repeats electric discharge. The Y-side circuit 3 is composed of a circuit which performs line-sequential scanning and a circuit which repeats electric discharge. The address-side circuit 4 is composed of a circuit which selects a column to be displayed.
The X-side circuit 2, Y-side circuit 3, and address-side circuit 4 are controlled by control signals supplied from a control circuit 5. Namely, a display operation of the PDP device is carried out by determining which cell to be lighted by the address-side circuit 4 and the circuit which performs line-sequential scanning in the Y-side circuit 3 and then by repeating electric discharge by the X-side circuit 2 and the Y-side circuit 3.
The control circuit 5 generates the control signals based on display data D, a clock CLK indicating a timing at which the display data D is read, a horizontal synchronization signal HS, and a vertical synchronization signal VS which are supplied from the outside, and supplies these control signals to the X-side circuit 2, the Y-side circuit 3, and the address-side circuit 4.
On the other hand, an address electrode Aj is formed on a rear glass substrate 14 which is placed opposite the front glass substrate 11. A dielectric layer 15 is deposited over the address electrode Aj. Further, a phosphor 18 is deposited over the dielectric layer 15. Ne+Xe penning gas or the like is filled into a discharge space 17 between the MgO protective film 13 and the dielectric layer 15.
One of methods for reducing the circuit cost of a plasma display device such as described above is a method disclosed in EP Patent Application Publication No. 1065650 and “SID 01 DIGEST”, pp. 1236-1239, “A New Driving Technology for PDPs with Cost Effective Sustain Circuit”. This method is a method in which electric discharge is performed using a potential difference between sustain discharge electrodes by applying a first voltage to one of the sustain discharge electrodes (common electrode X and scan electrode Y) and applying a second voltage different from the first voltage to the other electrode. A circuit to realize this driving method is called a TERES (Technology of Reciprocal Sustainer) circuit.
In
Switches SW1 and SW2 are connected in series between a power supply line with a voltage (Vs/2) supplied from a power supply and a ground (GND). One terminal of a capacitor C1 is connected to an interconnection node between the two switches SW1 and SW2, and a switch SW3 is connected between the other terminal of the capacitor C1 and the ground. Incidentally, a signal line connected to the one terminal of the capacitor C1 is referred to as a first signal line OUTA, and a signal line connected to the other terminal is referred to as a second signal line OUTB.
Switches SW4 and SW5 are connected in series to both the terminals of the capacitor C1. An interconnection node between the two switches SW4 and SW5 is connected to the common electrode X of the load 20 via an output line OUTC.
In
The load 20 and the coils L1 and L2 which are connected to the load 20 constitute two serial resonant circuits. In other words, the power recovery circuit 21 has two L-C resonant circuits and recovers electric charge, which was supplied to a panel by resonance between the coil L1 and the load 20, by resonance between the coil L2 and the load 20.
The switches SW1 to SW7 are controlled by the control signals respectively supplied from the control circuit 5 shown in
In the sustain discharge period, on the common electrode X side, first, the switches SW1, SW3, and SW5 are turned on, and the remaining switches SW2, SW4, SW6, and SW7 are turned off. At this time, a voltage (a first potential) of the first signal line OUTA becomes (+Vs/2), while a voltage (a second potential) of the second signal line OUTB and a voltage of the output line OUTC become a ground level (point in time t1).
Then, by turning on the switch SW6 in the power recovery circuit 21, L-C resonance occurs between the coil L1 and the capacitance of the load 20, and the electric charge recovered in the capacitor C2 is supplied to the load 20 via the switch SW6 and the coil L1 (point in time t2). This current flow causes the voltage of the output line OUTC applied to the common electrode X to increase gradually as shown by a period between points in time t2 and t3. Further, at the point in time t2, the switch SW5 is turned off.
Subsequently, by turning on the switch SW4 in the neighborhood of a peak voltage generated during this resonance (more specifically, just before the voltage reaches the voltage (+Vs/2) after increasing from the ground level), the voltage of the output line OUTC applied to the common electrode X is clamped to (Vs/2) (point in time t3). Further, at the point in time t3, the switch SW6 is turned off.
When the voltage of the output line OUTC applied to the common electrode X is changed from (Vs/2) to the ground level (0 V), first the switch SW7 is turned on, and then the switch SW4 is turned off (point in time t4). As a result, L-C resonance occurs between the coil L2 and the capacitance of the load 20, and part of the electric charge stored in the load 20 is recovered into the capacitor C2 in the power recovery circuit 21. This current flow causes the voltage of the output line OUTC applied to the common electrode X to decrease gradually as shown by a period between points in time t4 and t5.
Then, by turning on the switch SW5 in the neighborhood of a peak voltage (a peak in a minus direction) generated during this resonance, the voltage of the output line OUTC applied to the common electrode X is clamped to the ground level (point in time t5). Also, at the point in time t5, the switch SW7 is turned off.
Next, the switches SW1, SW3, and SW5 are turned off, and the switches SW2 and SW4 are turned on. The switches SW6 and SW7 remain off. Accordingly, the voltages of the first signal line OUTA and the output line OUTC become the ground level, and the voltage of the second signal line OUTB becomes (−Vs/2) (point in time t6).
Then, by turning on the switch SW7 in the power recovery circuit 21, L-C resonance occurs between the coil L2 and the capacitance of the load 20, and the electric charge (minus side) recovered in the capacitor C2 is supplied to the load 20 via the switch SW7 and the coil L2. This current flow causes the voltage of the output line OUTC applied to the common electrode X to decrease gradually as shown by a period between points in time t7 and t8. Moreover, at the point in time t7, the switch SW4 is turned off.
Thereafter, by turning on the switch SW5 in the neighborhood of a peak voltage (a peak in the minus direction) generated during this resonance (more specifically, just before the voltage reaches the voltage (−Vs/2) after decreasing from the ground level), the voltage of the output line OUTC applied to the common electrode X is clamped to (−Vs/2) (point in time t8). Further, at the point in time t8, the switch SW7 is turned off.
When the voltage of the output line OUTC applied to the common electrode X is changed from (−Vs/2) to the ground level (0 V), first, the switch SW6 is turned on, and then the switch SW5 is turned off (point in time t9). As a result, L-C resonance occurs between the coil L1 and the capacitance of the load 20, and part of the electric charge stored in the load 20 is recovered into the capacitor C2 in the power recovery circuit 21. This current flow causes the voltage of the output line OUTC applied to the common electrode X to increase gradually as shown by a period between points in time t9 and t10.
Then, by turning on the switch SW4 in the neighborhood of a peak voltage generated during this resonance, the voltage of the output line OUTC applied to the common electrode X is clamped to the ground level (point in time t10). Also, at the point in time t10, the switch SW6 is turned off.
The driving circuit (TERES circuit) shown in
Incidentally, during the sustain discharge period, wall charges having opposite polarities needed for sustain discharge are stored in protective film surfaces on the common electrode X and the scan electrode Y. When the discharge is performed between the common electrode X and the scan electrode Y, the wall charges on the common electrode X and the scan electrode Y in the cell respectively become wall charges having polarities opposite to those up to this time to thereby complete the discharge. On this occasion, time for the wall charges to move is needed, and this time is determined by a period of time when the voltage (+Vs/2) or the voltage (−Vs/2) is applied to the common electrode X.
A driving circuit of the present invention comprises a first signal line and a second signal line respectively supplying a first potential and a second potential to one end of a capacitive load, a waveform output circuit, and a reactive current preventing switch. An input terminal of the waveform output circuit is connected to a supply line supplying a third potential, an output terminal thereof is connected to the first signal line or the second signal line, and a control terminal thereof is connected to a waveform generating circuit. The reactive current preventing switch is connected between the control terminal and the output terminal or the input terminal of the waveform output circuit.
According to the present invention, for example, when the waveform output circuit is configured using an npn transistor, the reactive current preventing switch is connected between the control terminal and the output terminal of the waveform output circuit, and during a period when the reactive current is prevented from flowing, the reactive current preventing switch is bought into conduction to make a potential difference between the control terminal and the output terminal of the waveform output circuit smaller, so that it becomes impossible to operate the waveform output circuit.
Moreover, for example, when the waveform output circuit is configured using a pnp transistor, the reactive current preventing switch is connected between the control terminal and the input terminal of the waveform output circuit, and during a period when the reactive current is prevented from flowing, the reactive current preventing switch is bought into conduction to make a potential difference between the control terminal and the input terminal of the waveform output circuit smaller, so that it becomes impossible to operate the waveform output circuit.
A driving circuit shown in
In
The coil circuit A includes a diode DA and a coil LA. A cathode terminal of the diode DA is connected to the interconnection node between the switches SW1 and SW2, and an anode terminal thereof is connected to the ground via the coil LA. The coil circuit B includes a diode DB and a coil LB. A cathode terminal of the diode DB is connected to the ground via the coil LB, and an anode terminal thereof is connected to the interconnection node between the capacitor C1 and the switch SW3.
The coils LA and LB are configured to generate L-C resonance with a load 20 via switches SW4 and SW5. As shown by forward directions of the diodes DA and DB, the coil circuit A is a charging circuit to supply electric charge to the load 20 via the switch SW4, whereas the coil circuit B is a discharge circuit to discharge electric charge from the load 20 via the switch SW5. By appropriately controlling the timing between charge processing of the charging circuit composed of the coil circuit A, the switch SW4, and the load 20 and discharge processing of the discharge circuit composed of the coil circuit B, the switch SW5, and the load 20, the same power recovery function for the load 20 as that of a current recovery circuit 21 shown in
In
Switches SW1 to SW5, a capacitor C1, and coil circuits A and B on the common electrode X side respectively correspond to the switches SW1 to SW5, the capacitor C1, and the coil circuits A and B shown in
On the other hand, switches SW1′ to SW5′, capacitors C4 and Cy, coil circuits A′ and B′, a third signal line OUTA′ and a fourth signal line OUTB′ on the scan electrode Y side respectively correspond to the switches SW1 to SW5, the capacitors C1 and Cx, the coil circuit A and B, the first signal line OUTA, and the second signal line OUTB on the common electrode X side, and they are connected in the same manner as those on the common electrode X side. On the scan electrode Y side, however, the fourth signal line OUTB′ is connected to the ground via the coil circuit B′ and a switch SW10. Incidentally, the switches SW4′ and SW5′ constitute a scan driver SD which outputs a scan pulse at the time of scanning during an address period when a display cell is selected based on display data D and performs a line-by-line selection operation of the scan electrode Y.
Moreover, on the scan electrode Y side, a reset circuit RC′ including a switch SW8 and a reset waveform generating circuit RWG is connected between the fourth signal line OUTB′ and a power supply line which generates a write voltage Vw to initialize (reset) all cells by performing electric discharge in all the cells on all display lines. The switch SW8 includes a resistance R1 and an npn transistor Tr1.
The reset waveform generating circuit RWG generates and outputs a ramp wave VR2 whose signal level (for example, voltage, current, or the like) changes with the passage of time from a reset signal VR1 inputted from a reset signal input terminal RSTI. An input terminal of the reset waveform generating circuit RWG is connected to the reset signal input terminal RSTI, and an output terminal thereof is connected to a base terminal of the npn transistor Tr1 via a resistance R11.
A collector terminal of the npn transistor Tr1 is connected to the power supply line which generates the write voltage Vw via the resistance R1, and an emitter terminal thereof is connected to the fourth signal line OUTB′ via a diode. A resistance R12 is connected between the base terminal and the emitter terminal of the npn transistor Tr1. CR1 in the reset circuit RC′ is a stray capacitance between the base terminal of the npn transistor Tr1 and the ground.
A switch SW9 including n-channel type MOS (metal-oxide semiconductor) transistors Tr2 and Tr3 is connected between the fourth signal line OUTB′ and the power supply line generating the voltage Vx.
In the driving circuit shown in
In the driving circuit shown in
First, when the switch SW4′is turned on in a state where the third signal line OUTA′ is the ground, the fourth signal line OUTB′ and the output line OUTC′ are (−Vs/2) and the switches SW1′ to SW5′ are off, the voltage (−Vs/2) stored in the load 20 is transmitted to the third signal line OUTA′ via the switch SW4′. Thereby, the voltage of the third signal line OUTA′ becomes (−Vs/2), and this voltage is applied to one terminal of the capacitor C4. As a result, the potential of the other terminal of the capacitor C4 changes to (−Vs), and thereby the voltage of the fourth signal line OUTB′ changes to (−Vs) (point in time t11).
Then, immediately after the point in time t11, L-C resonance is initiated between the coil LA′ and the capacitance of the load 20 via the switch SW4′, and thereby electric charge is supplied from the ground to the load 20 via the coil LA′ and the switch SW4′. Consequently, the potentials of the third signal line OUTA′ and the output line OUTC′ increase from (−Vs/2) to around (+Vs/2) via a ground level potential. This current flow causes the voltage of the output line OUTC′ applied to the scan electrode Y to increase gradually as shown by a period between points in time t11 and t12.
Then, by turning on the switches SW1′ and SW3′ in the neighborhood of a peak voltage generated during this resonance (more specifically, before the voltage (+Vs/2) is reached), the voltage of the output line OUTC′ applied to the scan electrode Y is clamped to (+Vs/2) (point in time t12). Thereafter, the switches SW1′, SW3′, and SW4′ are turned off (point in time t13). Then, the switch SW5′ is turned on (point in time t14). Thereby, the voltage (Vs/2) stored in the load 20 is applied to the fourth signal line OUTB′ via the switch SW5′, and the voltage of the fourth signal line OUTB′ becomes (Vs/2). As a result, the voltage of the third signal line OUTA′ increases to Vs.
Then, immediately after a point in time t14, L-C resonance is initiated between the coil LB′ and the capacitance of the load 2b via the switch SW5′, and thereby electric charge is discharged from the load 20 to the ground via the switch SW5′ and the coil LB′. Consequently, the potentials of the fourth signal line OUTB′ and the output line OUTC′ decrease from (+Vs/2) to around (−Vs/2) via the ground level potential. This current flow causes the voltage of the output line OUTC′ applied to the scan electrode Y to decrease gradually as shown by a period between points in time t14 and t15.
Then, by turning on the switches SW2′ in the neighborhood of a peak voltage generated during this resonance (more specifically, before the voltage (−Vs/2) is reached), the voltage of the output line OUTC′ applied to the scan electrode Y is clamped to (−Vs/2) (point in time t15). By the operation explained above, the driving circuit shown in
During the period between the points in time till and t12, in which a current flows through the coil LA′, shown in
An object of the present invention is to prevent the aforementioned reactive current from flowing and to improve the reliabilities of a driving circuit and a plasma display device using the driving circuit.
Embodiments of the present invention will described below based on the drawings.
A driving circuit in each of the embodiments of the present invention is applicable to a matrix type flat panel display device using a capacitive load, for example, an AC-driven PDP device 1 whose overall configuration is shown in
First, the principle of a driving circuit according to each of the embodiments of the present invention will be explained with reference to
In
On the common electrode X side, switches SW1 and SW2 are connected in series between a power supply line with a voltage (Vs/2) supplied from a power supply not shown and a ground. One terminal of a capacitor C1 is connected to an interconnection node of the two switches SW1 and SW2, and a switch SW3 is connected between the other terminal of the capacitor C1 and the ground. A capacitor Cx is connected in parallel with the capacitor C1.
Switches SW4 and SW5 which are connected in series are connected to both the terminals of the capacitor C1. An interconnection node of the two switches SW4 and SW5 is connected to the common electrode X of the load 20 via an output line OUTC.
A coil circuit A includes a diode DA and a coil LA, and a coil circuit B includes a diode DB and a coil LB. A cathode terminal of the diode DA is connected to an interconnection node between the switches SW1 and SW2, and an anode terminal thereof is connected to the ground via the coil LA. A cathode terminal of the diode DB is connected to the ground via the coil LB, and an anode terminal thereof is connected to an interconnection node between the capacitor C1 and the switch SW3.
An anode terminal of a diode D1 is connected to the cathode terminal of the diode DB, and a cathode terminal thereof is connected to the interconnection node between the capacitor C1 and the switch SW3.
On the other hand, on the scan electrode Y side, switches SW1′ and SW2′ are connected in series between a power supply line with the voltage (Vs/2) supplied from the power supply not shown and the ground. One terminal of a capacitor C4 is connected to an interconnection node of the two switches SW1′ and SW2′, and a switch SW3′ is connected between the other terminal of the capacitor C4 and the ground. A capacitor Cy is connected in parallel with the capacitor C4.
Switches SW4′ and SW5′ which are connected in series are connected to both the terminals of the capacitor C4. An interconnection node of the two switches SW4′ and SW5′ is connected to the scan electrode Y of the load 20 via an output line OUTC′. The switches SW4′ and SW5′ constitute a scan driver SD. The scan driver SD outputs a scan pulse at the time of scanning during an address period to perform a line-by-line selection operation of the scan electrode Y. A connection line which connects the switch SW4′ and one terminal of the capacitor C4 is referred to as a third signal line OUTA′, and a connection line which connects the switch SW5′ and the other terminal of the capacitor C4 is referred to as a fourth signal line OUTB′.
A coil circuit A′ includes a diode DA′ and a coil LA′, and a coil circuit B′ includes a diode DB′ and a coil LB′. A cathode terminal of the diode DA′ is connected to the interconnection node between the switches SW1′ and SW2′, and an anode terminal thereof is connected to the ground via the coil LA′. A cathode terminal of the diode DB′ is connected to the ground via the coil LB′ and a switch SW10, and an anode terminal thereof is connected to the interconnection node between the capacitor C4 and the switch SW3′. The switch SW10 is a switch to prevent voltages (Vs/2+Vw) and (Vs/2+Vx) applied to the fourth signal line OUTB′ from flowing into the ground during the reset period and the address period.
An anode terminal of a diode D1′ is connected to the cathode terminal of the diode DB′, and a cathode terminal thereof is connected to the interconnection node between the capacitor C4 and the switch SW3′.
A reset circuit RC including a reactive current preventing switch SWR, a switch SW8, and a reset waveform generating circuit RWG is connected between the fourth signal line OUTB′ and a power supply line which generates a write voltage Vw. The switch SW8 includes a resistance R1 and an npn transistor Tr1.
An input terminal of the reset waveform generating circuit RWG is connected to a reset signal input terminal RSTI and an output terminal thereof is connected to a base terminal of the npn transistor Tr1 via a resistance R11. The reset waveform generating circuit RWG generates and outputs a ramp wave VR2 whose signal level (for example, voltage, current, or the like) changes with the passage of time from a reset signal VR1 inputted from the reset signal input terminal RSTI. The rate of change of the signal level in the ramp wave VR2 may be constant irrespective of the passage of time or may be changed with the passage of time (for example, the ratio of change may be gradually reduced with the passage of time).
A collector terminal of the npn transistor Tr1 is connected to the power supply line which generates the write voltage Vw via the resistance R1, and an emitter terminal thereof is connected to the fourth signal line OUTB′ via a diode. CR1 in the reset circuit RC is a stray capacitance between the base terminal of the npn transistor Tr1 and the ground.
The reactive current preventing switch SWR and a resistance R12 are connected in parallel between the base terminal and the emitter terminal of the npn transistor Tr1.
A switch SW9 including n-channel type MOS transistors Tr2 and Tr3 is connected between the fourth signal line OUTB′ and a power supply line which generates a voltage Vx.
Note that the switches SW1 to SW5, SW8 to SW10, SW1′ to SW5′, and transistors Tr1 to Tr3 are controlled, for example, by control signals which are respectively supplied from a control circuit 5 shown in
Next, the operation of an AC-driven PDP device to which the driving circuit shown in
In the reset period, first, the voltage applied to the common electrode X is decreased from the ground level to (−Vs/2).
On the scan electrode Y side, the activated reset signal VR1 is inputted via the reset signal input terminal RSTI, so that the ramp wave VR2 is supplied to the base terminal of the npn transistor Tr1 in the reset circuit RC and simultaneously the reactive current preventing switch SWR is turned off. Consequently, the voltage applied to the scan electrode Y gradually increases with the passage of time, and finally a voltage obtained by adding the write voltage Vw and the voltage (Vs/2) is applied to the scan electrode Y. A signal with this voltage applied to the scan electrode Y and finally reaching (Vs/2+Vw) is referred to as a reset pulse RP, and a period during which the reset pulse RP is supplied is referred to as a reset pulse output period TRP.
Thus, a potential difference between the common electrode X and the scan electrode Y becomes (Vs+Vw), and regardless of a previous display state, electric discharge occurs in all cells on all display lines, and wall charges are formed (total write).
When the reset pulse output period TRP is completed by the reset signal VR1 inputted from the reset signal input terminal RSTI being deactivated, the reactive current preventing switch SWR connected between the base terminal and the emitter terminal of the npn transistor Tr1 in the reset circuit RC is turned on.
Then, after the voltages of the common electrode X and the scan electrode Y are returned to the ground level, the voltage applied to the common electrode X is increased from the ground level to (Vs/2), whereas the voltage applied to the scan electrode Y is decreased to (−Vs/2). Consequently, in all the cells, the voltages of wall charges themselves exceed a discharge inception voltage to thereby start electric discharge, and the stored wall charges are erased (total erase).
Next, during the address period, line-sequential address discharge is performed in order to turn on/off each cell according to display data. At this time, the voltage (Vs/2) is applied to the common electrode X. When applying a voltage to the scan electrode Y corresponding to one display line, a (−Vs/2) level voltage is applied to the line-sequentially selected scan electrode Y, and a ground level voltage is applied to the non-selected scan electrode Y.
At this time, an address pulse with a voltage Va is selectively applied to an address electrode Aj among address electrodes A1 to Am which corresponds to a cell in which sustain discharge occurs, that is, a cell to be lighted. As a result, the discharge occurs between the address electrode Aj of the cell to be lighted and the line-sequentially selected scan electrode Y. This discharge, as priming, immediately shifts to discharge between the common electrode X and the scan electrode Y. As a result, wall charges needed for next sustain discharge are stored in the MgO protective film surfaces above the common electrode X and the scan electrode Y of the selected cell.
Thereafter, during the sustain discharge period, the voltage of the common electrode X gradually increases by the action of the coil circuit A. Then, in the neighborhood of the peak of the increase (before the voltage. (+Vs/2) is reached), the voltage of the common electrode X is clamped to (Vs/2).
Then, the voltage of the scan electrode Y gradually decreases. At this time, part of electric charge is recovered by the coil circuit B′. Then, in the neighborhood of the peak of the decrease (before the voltage (−Vs/2) is reached), the voltage of the scan electrode Y is clamped to (−Vs/2).
Similarly, when the voltages applied to the common electrode X and the scan electrode Y are changed from the voltage (−Vs/2) to the ground level (0V), the applied voltages are gradually increased. In the scan electrode Y, the voltage (Vs/2+Vx) is applied only at the time of the first application of a high voltage. The voltage Vx is a voltage which is added to generate a voltage necessary for sustain discharge by adding the voltage of wall charges generated during the address period.
When the voltages applied to the common electrode X and the scan electrode Y are changed from the voltage (Vs/2) to the ground level, the applied voltages are gradually decreased, and simultaneously part of electric charge stored in the cell is recovered by the coil circuits B and B′.
Thus, during the sustain discharge period, sustain discharge is performed by alternately applying the voltages (+Vs/2, −Vs/2) having opposite polarities to the common electrode X and the scan electrode Y on each display line to thereby display one sub-field of a picture. This operation of alternate application is called a sustain operation.
As shown in
Accordingly, during a period between points in time t11 and t12, in which a current flows through the coil LA′, for example, even if the potential of the fourth signal line OUTB′ sharply decreases to cause a decrease in the potential of the emitter terminal of the transistor Tr1, the potential of the base terminal decreases in a like manner, whereby the base current does not flow. This can prevent a reactive current from flowing through the transistor Tr1 (Note that in
Incidentally, in the above explanation, the reactive current preventing switch SWR is off only during the reset pulse output period TRP and it is on in all other periods except this period. But the reactive current preventing switch SWR is only required to be on during a period when a current flows into at least the coil LA′ (for example, the period between the points in time till and t12 in
Concrete configuration examples of the driving circuits according to the embodiments of the present invention will be described below.
It should be mentioned that in a first to a seventh embodiment described below, only the reset circuit RC is represented graphically and explained, and components other than the reset circuit RC can be configured in the same manner as those in the driving circuit shown in
In
An input terminal of the reset waveform generating circuit RWG is connected to the reset signal input terminal RSTI to which the reset signal VR1 is inputted, and an output terminal thereof is connected to a control terminal CTL of the reset waveform output circuit RWO1 via the resistance R11.
The reset waveform output circuit RWO1 includes the control terminal CTL, an input terminal IN connected to the power supply line which generates the write voltage Vw via the resistance R1, and an output terminal OUT connected to an anode terminal of a diode D11 whose cathode terminal is connected to the fourth signal line OUTB′. The reset waveform output circuit RWO1 includes the npn transistor Tr1 to amplify the ramp VR2 and a resistance R12. The transistor Tr1 has a collector terminal connected to the input terminal IN, a base terminal connected to the control terminal CTL, and an emitter terminal connected to the output terminal OUT. The resistance R12 is connected between the base terminal and the emitter terminal of the transistor Tr1.
The reactive current preventing switch SWR1 is composed of a pnp transistor Tr10 and a resistance R10. An emitter terminal of the transistor Tr10 is connected to the control terminal CTL of the reset waveform output circuit RWO1, a base terminal thereof is connected to the reset signal input terminal RSTI via the resistance R10, and a collector terminal thereof is connected to an interconnection node between the output terminal OUT of the reset waveform output circuit RWO1 and the anode terminal of the diode D11.
A diode D12 has an anode terminal connected to the cathode terminal of the diode D11 and a cathode terminal connected to the power supply line which generates the write voltage Vw. CR1 is a stray capacitance between the base terminal of the npn transistor Tr1 and the ground.
The reset circuit in the first embodiment shown in
Next, the second embodiment of the present invention will be described.
In
In the reset circuit in the second embodiment shown in
Next, the third embodiment of the present invention will be described.
In
The diode DR2 is provided to prevent a withstand voltage from being applied between a base and an emitter of the transistor Tr10, that is to say, to ensure the voltage rating between the base and the emitter of the transistor Tr10. Even if the voltage of the reset signal VR1 is high, and the voltage exceeding the voltage rating between the base and the emitter of the transistor Tr10 is inputted, by providing the diode DR2, the voltage applied between the base and the emitter of the transistor Tr10 can be decreased by the diode DR2, whereby it becomes possible to operate the transistor Tr10 stably in a safe operation region.
If only the diode DR2 is provided in this case, there is a possibility that when a current flows through the control terminal CTL of the reset waveform output circuit RWO2 (the base terminal of the transistor Tr1) via the resistance R10 and the diode DR2, the signal VR2 outputted from the reset waveform generating circuit RWG via the resistance R11 cannot be transmitted to the reset waveform output circuit RWO2 as designed. Hence, by providing the diode DR3, the current is prevented from flowing through the control terminal CTL of the reset waveform output circuit RWO2 vi1 the resistance R10 and the diode DR2.
Consequently, even when the resistance value of the resistance R10 in the reactive current preventing switch SWR2 is made sufficiently small, the same effect as that obtained in the second embodiment can be obtained, and a normal operation can be maintained without the function of outputting a reset waveform being impaired.
Next, the fourth embodiment of the present invention will be described.
In
In the reset circuit in the fourth embodiment shown in
Incidentally, the resistance R13 is used in the reset waveform output circuit RWO3 shown in
If the reset waveform output circuit RWO3 is configured as shown in
Next, the fifth embodiment of the present invention will be described.
In
The resistance R12 is connected between the base terminal of the transistor Tr11 and the cathode terminal of the diode DR1, and the resistance R14 is connected between an interconnection node between the emitter terminal of the transistor Tr11 and the base terminal of the transistor Tr1 and the cathode terminal of the diode DR1.
According to the fifth embodiment, the same effect as that in the third embodiment can be obtained, and the current amplification in the reset waveform output circuit RWO4 increases, so that the reset pulse RP without any waveform distortion can be outputted even if the load (a collector current which flows through the transistor Tr1, a current which flows out of the fourth signal line OUTB′) increases, whereby the reset pulse RP which is stable against load change can be outputted. Moreover, by providing the resistance R14 to supply a bias current to the transistor Tr11, the operation can be further stabilized against variations in parts of the transistor Tr11, changes in ambient temperature, and so on.
Next, the sixth embodiment of the present invention will be described.
In
When the transistors Tr1 and Tr11 are turned on, the diode DR4 prevents the potentials of the collector terminals from becoming lower than those of the base terminals, so that the transistors Tr1 and Tr11 become difficult to saturate. Consequently, when the transistors Tr1 and Tr11 are turned off after the transistors Tr1 and Tr11 are turned on and the reset pulse RP is outputted in the reset pulse output period TRP, the time necessary for the change from “on” to “off” can be reduced. Accordingly, in addition to the effect obtained in the fifth embodiment, a reduction in heat generation caused by power loss in the transistors Tr1 and Tr11 can be achieved.
Incidentally, the anode terminal of the diode DR4 is connected to the base terminal of the transistor Tr11 in the above embodiment, but it may be connected to the collector terminal of the transistor Tr11.
Next, the seventh embodiment of the present invention will be described.
In
One end of the resistance R16 is connected to an interconnection node between the base terminal of the transistor Tr12 and the resistance R15, and the other end thereof is connected to the emitter terminal of the transistor Tr12. One end of the resistance R18 is connected to an interconnection node between the base terminal of the transistor Tr13 and the collector terminal of the transistor Tr12, and the other end thereof is connected to the emitter terminal of the transistor Tr13.
According to the seventh embodiment, by inverting the reset signal VR1 and supplying it as the control signal VR3 to the base terminal of the transistor Tr13, the transistor Tr13 is turned off during the reset pulse output period TRP (period when the reset signal VR1 is activated and high level), whereas it is turned on during the other periods (containing a period when a current flows through the coil LA′ such as a period between the points in time t11 and t12 shown in
Incidentally, in each of the aforementioned first to seventh embodiments, the reset waveform output circuit in the reset circuit RC in the driving circuit is configured using the npn transistor Tr1, but as shown in
In the aforementioned first to seventh embodiments, the driving circuit such as shown in
The present invention is also applicable, for example, to a driving circuit in which a coil circuit C having both a function of supplying electric charge to the load 20 and a function of discharging electric charge from the load 20 is connected to the fourth signal line OUTB′ as shown in
In
Further, the present invention is also applicable, for example, to a driving circuit, in which a coil circuit A which discharges electric charge from the load 20 is connected to the third signal line OUTA′ and a coil circuit B which supplies electric charge to the load 20 is connected to the fourth signal line OUTB′, as shown in
In
In the aforementioned first to seventh embodiments, a case where the reset circuit RC is provided on the scan electrode Y side is shown as an example, but the aforementioned embodiments can be freely applied also to a case where the reset circuit is provided on the common electrode X side.
Furthermore, a combination of the reset waveform output circuits RWO1 to RWO5 and the reactive current preventing switches SWR1 to SWR3 in the reset circuit is optional without being limited to those in the reset circuits in the driving circuits shown in the first to seventh embodiments.
The present embodiments are to be considered in all respects as illustrative and no restrictive, and all changes which come within the meaning and range of equivalency of the claims are therefore intended to be embraced therein. The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof.
According to the present invention, during a period when a reactive current is prevented from flowing, a waveform output circuit is controlled so as not to operate by bringing a reactive current preventing switch into conduction to thereby prevent the reactive current from flowing, and consequently an increase in power consumption and damage to elements caused by heat generation can be prevented. Accordingly, the reliabilities of a driving circuit and a plasma display device using the driving circuit can be improved.
Number | Date | Country | Kind |
---|---|---|---|
2003-427679 | Dec 2003 | JP | national |