This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2016-024616, filed on Feb. 12, 2016, the entire contents of which are incorporated herein by reference.
The present disclosure relates to a technique of lighting an LED for a liquid crystal backlight.
Recently, a light emitting device including a light emitting diode (LED) has been used as a backlight of a liquid crystal panel or a lighting device.
A driving circuit of an LED includes a DC/DC converter and a control circuit thereof. The control circuit controls a switching element of the DC/DC converter so that a current flowing through an LED bar (also referred to as an LED string) configured by connecting a plurality of LEDs in series approaches a target value. The brightness of the LEDs may be controlled by changing the target value (analog dimming).
In addition to this analog dimming, pulse width modulation (PWM) dimming may be used together in some cases. In the PWM dimming, a turn-on period during which a driving current is supplied to the LEDs and a turn-off period during which the driving current is interrupted are alternately repeated at constant intervals to change a time ratio of the turn-on period and the turn-off period, thereby changing the brightness of the LEDs.
In the DC/DC converter, there are various driving schemes. Conventionally, the designer of a liquid crystal display device has decided a driving scheme of the DC/DC converter and purchased a control circuit that supports the driving scheme.
However, a wide dynamic range is required for the backlight of the liquid crystal panel. In particular, in a driving circuit used in a display device that supports switching between 2D display and 3D display, it is necessary in a 3D display to make a driving current flow several times as much as a 2D display. That is, in the DC/DC converter of the driving circuit of the backlight LEDs, it is necessary to change its output current within the range of several times by the analog dimming.
In the DC/DC converter, there exist various characteristics such as power consumption (efficiency), heat generation, EMI characteristics, acoustic noise and the like. When the backlight LEDs are fixedly controlled by a single driving scheme as in the related art, there is a problem in that some characteristics are good, while others deteriorate, depending on a range of an output current.
The present disclosure provides some embodiments of a driving circuit of an LED for a liquid crystal backlight, capable of obtaining good characteristics within an extensive output current range.
According to one embodiment of the present disclosure, there is provided a control circuit of a driving circuit of a backlight LED. The driving circuit includes a DC/DC converter that supplies a driving current to the backlight LED. The control circuit includes: a pulse signal generating circuit configured to switch between a quasi-resonant mode and a continuous current mode to generate a pulse signal based on a selected mode; and a driver configured to drive the DC/DC converter based on the pulse signal.
According to the present embodiment, by switching between a quasi-resonant (QR) mode and a continuous current mode (CCM) depending on an operational state of a backlight, it is possible to suppress heat generation of the switching transistor and to improve the EMI characteristics in the former, and to suppress a peak coil current and to suppress driving current ripples in the latter.
The pulse signal generating circuit may include: a first pulse modulator of the quasi-resonant mode configured to generate a first pulse signal and a second pulse modulator of the continuous current mode configured to generate a second pulse signal.
The continuous current mode may he a peak detection or OFF time fixed mode. In this case, a comparator for peak detection may share with a comparator in the quasi-resonant mode. Alternatively, the continuous current mode may he a bottom detection or ON time fixed mode. The continuous current mode may be a frequency fixed PWM mode.
The control circuit may further include an interface circuit configured to receive a mode selection signal. The pulse signal generating circuit may be configured to select a mode corresponding to the mode selection signal.
The control circuit may be configured to receive an analog dimming signal indicative of a current amount of the backlight LED. The pulse signal generating circuit may be configured to select a mode based on the analog dimming signal.
The pulse signal generating circuit may further include a selector configured to select one of the first pulse signal and the second pulse signal and output a selected pulse signal to the driver.
The DC/DC converter may include: a switching transistor; a coil; a rectifying device; and a first resistor disposed on a path of a current flowing through the switching transistor during an ON period of the switching transistor.
The pulse signal generating circuit may further include: a first comparator configured to generate a first signal to be asserted when a current sensing signal indicative of a voltage drop of the first resistor reaches a first threshold value; and a zero-cross detection circuit configured to generate a second signal to be asserted when a current flowing through the coil becomes zero during an OFF period of the switching transistor. The first pulse modulator may be configured to cause the first pulse signal to transition to an OFF level in response to the first signal and to cause the first pulse signal to transition to an ON level in response to the second signal.
The zero-cross detection circuit may include a second comparator configured to compare a voltage input to a zero-cross detection terminal with a predetermined second threshold value to generate the second signal based on the comparison result.
The DC/DC converter may further include: a capacitor and a second resistor installed in series between a connection point of the switching transistor and the coil and ground. A voltage of the second resistor may he input to the zero-cross detection terminal.
The DC/DC converter may further include: an auxiliary coil coupled to the coil. A voltage of the auxiliary coil may be input to the zero-cross detection terminal.
The pulse signal generating circuit further includes: an OFF time generating circuit configured to generate a third signal to be asserted when a predetermined OFF time has elapsed since the second pulse signal has been transitioned to an OFF level. The second pulse modulator may be configured to cause the second pulse signal to transition to an OFF level when the first signal is asserted and to cause the second pulse signal to transition to an ON level when the third signal is asserted.
The pulse signal generating circuit may further include: an error amplifier configured to amplify an error between the current sing signal indicative of a voltage drop of the first resistor and a predetermined reference voltage to generate,fourth signal. The second pulse modulator may be configured to generate the second pulse signal based on a result of comparison between the fourth signal and a periodic signal having a predetermined frequency.
The control circuit of some embodiments may be integrated on a single semiconductor substrate. The term “integrated” may include a case where all the components of a circuit are formed on a semiconductor substrate or a case where major components of a circuit are integrated, and some resistors, capacitors, or the like ay be installed outside the semiconductor substrate in order to adjust circuit constants.
According to another embodiment of the present disclosure, there is provided a driving circuit. The driving circuit includes: a DC/DC converter configured to supply a driving current to a backlight LED; and any one of the control circuits as described above, configured to control the DC/DC converter.
According to still another embodiment of the present disclosure, there is provided an electronic device. The electronic device includes; a liquid crystal panel; a backlight including an LED and configured to irradiate light to the liquid crystal panel from a rear side; and the aforementioned driving circuits configured to drive the LED.
The DC/DC converter may be a buck converter. An input voltage is applied to one end of the LED and an output voltage of the DC/DC converter may be applied to the other end of the DC/DC converter.
The DC/DC converter may be a flyback converter. The DC/DC converter may be a forward converter.
Further, arbitrarily combining the foregoing components or substituting the components or expressions of the present disclosure with one another among a method, an apparatus, and a system is also effective as an embodiment of the present disclosure.
Embodiments of the present disclosure will be now described in detail with reference to the drawings. Like or equivalent components, members, and processes illustrated in each drawing are given like reference numerals and a repeated description thereof will be properly omitted. Further, the embodiments are presented by way of example only, and are not intended to limit the present disclosure, and any feature or combination thereof described in the embodiments may not necessarily be essential to the present disclosure.
In the present disclosure, “a state where a member A is connected to a member B” includes a case where the member A and the member B are physically directly connected or even a case where the member A and the member B are indirectly connected through any other member that does not affect an electrical connection state between the members A and B.
Similarly, “a state where a member C is installed between a member A and a member B” includes a case where the member A and the member C or the member B and the member C are indirectly connected through any other member that does not affect an electrical connection state between the members A and C or the members B and C, in addition to a case where the member A and the member C or the member B and the member C are directly connected.
The LED bar 2 includes a plurality of LEDs connected in series. The driving circuit 10 stabilizes a driving current ILED flowing through the LED bar 2 to a current amount corresponding to a target brightness of the LED bar 2. That is, the driving circuit 10 may be recognized as a constant current circuit.
The driving circuit 10 includes a DC/DC converter 12 and a control circuit 100. The DC/DC converter 12, which is a buck (step-down) converter, receives a DC input voltage VIN by its input line 14 and steps down the received DC input voltage VIN to generate a DC output voltage VOUT on its output line 16. One end (anode) of the LED bar 2 is connected to the input line 14 to receive the input voltage VIN, and the other end (cathode) thereof is connected to the output line 16 to receive the output voltage VOUT. That is, a difference between the input voltage VOUT and the output voltage VOUT is applied to both ends of the LED bar 2.
The DC/DC converter 12 includes a smoothing capacitor C1, a switching transistor M1, a rectifying diode D1, and a coil (inductor) L1. Since the topology of the DC/DC converter 12 is general, a description thereof will be omitted. A first resistor R1 is a current sensing resistor and is disposed on a path of a current IM1 flowing through the switching transistor M1 during an ON period of the switching transistor M1. For example, the first resistor R1 is inserted between a drain of the switching transistor M1 and ground. The switching transistor M1 may be integrated in the control circuit 100. A voltage drop (current sensing signal) VCS proportional to the current IM1 is generated in the first resistor R1. The current sensing signal VCS is input to current sensing (CS) terminal of the control circuit 100. As will be described hereinbelow, the current sensing signal VCS is correlated with the driving current ILED.
The control circuit 100, which is a functional IC integrated on a single semiconductor substrate, drives the DC/DC converter 12. Specifically, based on the current sensing signal VCS, the driving circuit 10 drives the switching transistor Ml so that the driving current ILD flowing through the LED bar 2 approximates a current amount corresponding to the target brightness.
The control circuit 100 includes a pulse signal generating circuit 102 and a driver 104. The pulse signal generating circuit 102 may switch between a quasi-resonant (QR) mode and a continuous current mode (CCM) and generates a pulse signal Sp based on selected mode. The driver 104 switches on/off the switching transistor M1 based on the pulse signal Sp. Specifically, when the, pulse signal Sp has an ON level (e.g., a high level), the driver 104 turns on the switching transistor M1, and when the pulse signal Sp has an OFF level (e.g., a low level), the driver 104 turns off the switching transistor M1.
A microcomputer 4 integrally controls the backlight device 1 or an electronic device on which the backlight device 1 is mounted. That is, the microcomputer 4 has a function of allowing the control circuit 100 to control the brightness of the LED bar 2. For example, the microcomputer 4 generates an analog dimming signal S11 indicating the target value of the driving current ILED (analog dimming) The analog dimming signal S11 may be an analog voltage or a digital signal. The control circuit 100 sets a target level of the current sensing signal VCS based on the analog dimming signal S11.
In addition, the microcomputer 4 controls the brightness by PWM dimming (also referred to as PWM extinction). To this end, the microcomputer 4 generates a PWM dimming signal S12. The PWM dimming signal S12 may be a pulse signal having a first level (e.g., a high level) during a turn--on period of the LED bar 2 and having a second level (e.g., a low level) during a turn-off period thereof. Alternatively, the PWM dimming signal 512 may be an analog voltage indicative of a duty ratio, and the pulse signal generating circuit 1.02 may include a pulse modulator for modulating the PWM dimming signal S12 having an analog voltage into a pulse signal.
Since the brightness of the LED bar 2 is controlled by the microcomputer 4, the microcomputer 4 knows a current amount flowing through the LED bar 2. Here, the mode control of the pulse signal generating circuit 10:2 may be performed by the external microcomputer 4. That is, the microcomputer 4 generates the analog dimming signal S11 and a mode selection signal S13 indicative of a mode, and outputs those signals to the control circuit 100. The pulse signal generating circuit 102 selects a mode corresponding to the mode selection signal S13.
Furthermore, in
The above is the configuration of the control circuit 100. Next, an operation thereof will be described.
In the CM mode of
The above is the operation of the control circuit 100. Next, the advantages thereof will be described.
In the QR mode of
In addition, since the soft switching is performed in the QR mode, the EMI characteristics are excellent and the heat generation amount of the switching transistor M1 is also reduced. Thus, by selecting the QR mode in the situation in which the driving current ILED is small, these advantages can be obtained. In the QR mode, the ripple becomes relatively large with respect to the same driving current ILED as compared with the CC mode, but, in this embodiment, since the QR mode is selected in the situation in which the driving current ILED is small, the absolute value of the ripple may be small.
For example, the microcomputer 4 may select the QR mode in the situation in which the LED bar 2 emits light with normal brightness as in a 2D mode, and select the CC mode in the situation in which it is required to increase the brightness of the LED bar 2 as in a 3D mode.
The present disclosure extends to various devices and circuits which are recognized by the block diagram or the circuit diagram of
(First Embodiment)
A first comparator CMP1 generates a first signal S1 to be asserted (e.g., having a high level) when the current sensing signal VCS reaches a first threshold value VTH1 defining the peak current IPEAK. Furthermore, a zero-cross detection circuit 116 generates a second signal S2 to be asserted (e.g., having a high level) when the coil current IL becomes zero during an OFF period of the switching transistor M1. The first signal S1 and the second signal S2 are input to the first pulse modulator 110.
The first pulse modulator 110 causes the first pulse signal Sp1 to transition to an OFF level in response to the first signal S1 and causes the first pulse signal Sp1 to transition to an ON level in response to the second signal S2. For example, the first pulse modulator 110 may include a sellable and resettable
For the zero-cross detection by the zero-cross detection circuit 116, a capacitor C3 and a second resistor R2 are installed in a DC/DC converter 12a. The capacitor C3 and the second resistor R2 are installed in series between a connection node of the switching transistor M1 and the coil L1 and ground. A voltage VR2 generated in the second resistor R2 is input to a ZT terminal of the control circuit 100a. For example, the second resistor R2 includes resistors R2a and R2b, and a voltage VZT obtained by dividing the voltage VR2 is input to the ZT terminal.
The zero-cross detection circuit 116 includes a second comparator CMP2 for comparing the voltage VZT of the ZT terminal with a predetermined second threshold value VTH2. When the voltage VZT of the ZT terminal is lower than the threshold voltage VTH2, the second comparator CMP2 asserts the second signal S2.
The second pulse modulator 112 of
The third signal S3 is input to the second pulse modulator 112 along with the first signal Si generated by the first comparator CMP1. When the first signal S1 is asserted, the second pulse modulator 112 causes the second pulse signal Sp2 to transition to an OFF level, and when the third signal S3 is asserted, the second pulse modulator 112 causes the second pulse signal Sp2 to transition to an ON level. The second pulse modulator 112 may be configured as a flipflop. In a case where the first pulse modulator 110 and the second pulse modulator 112 are configured with the flipflops, these flipflops may be shared. In this case, the selector 114 may be omitted.
(Second Embodiment)
An auxiliary coil L2 is coupled to the coil L1 with opposite polarity. A voltage VL2 generated in the auxiliary coil L2 is input to the ZT terminal of the control circuit 100a. For example, the voltage VL2 is divided by resistors R4a and R4b and input to the ZT terminal.
In addition, a rectifying diode D2 and a capacitor C4 are connected to the auxiliary coil L2. A voltage VCC generated in the capacitor C4 may be used as a source voltage of the control circuit 100a.
(Third Embodiment)
(Fourth Embodiment)
Next, mode control will be described.
In
In
It is to be understood by those skilled in the art that the embodiments are merely illustrative and may be differently modified by any combination of the components or processes, and the modifications are also within the scope of the present disclosure. Hereinafter, these modifications will be described.
The control method in the CC mode of the pulse signal generating circuit 102 may be a PWM, OFF time fixed bottom detection, or ON time fixed mode. In this case, an additional comparator for comparing the current sensing signal VCS of the CS terminal with a threshold value defining the bottom of the coil current IL may be installed in
In the embodiments, the non-insulating DC/DC converter 12 has been described, but a forward type or a feedback type insulating converter may be used.
According to some embodiments of the present disclosure, it is possible to obtain good characteristics within an extensive output current range.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosures. Indeed, the novel methods and apparatuses described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosures. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosures.
Number | Date | Country | Kind |
---|---|---|---|
2016-024616 | Feb 2016 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20020195954 | Kim | Dec 2002 | A1 |
20030034765 | Yang | Feb 2003 | A1 |
20040145560 | Kim | Jul 2004 | A1 |
20100164579 | Acatrinei | Jul 2010 | A1 |
20140192563 | Lin | Jul 2014 | A1 |
Number | Date | Country |
---|---|---|
2003153529 | May 2003 | JP |
2004047538 | Feb 2004 | JP |
Number | Date | Country | |
---|---|---|---|
20170236472 A1 | Aug 2017 | US |