The present invention relates to a driving circuit. More particularly, the present invention relates to a driving circuit with voltage compensation.
In techniques of displays, some driving circuits may utilize inner compensation operation to compensate a threshold voltage of the driving circuit. However, with higher resolution, the pixel number along a vertical direction of the display may increase, causing the horizontal scanning time being shorter. And, the generally inner compensation operation may cause the issue of insufficient charging rate for the driving circuit.
One embodiment of the present disclosure is to provide a driving circuit. The driving circuit includes a light emitting element, a first transistor, a second transistor, a third transistor, a fourth transistor, a first capacitor and a regulator circuit. The first transistor, the second transistor and the light emitting element are electrically coupled in series between a first system voltage terminal and a second system voltage terminal. A first terminal of the third transistor is electrically coupled to a second terminal of the first transistor. A second terminal of the third transistor is electrically coupled to a gate terminal of the first transistor. A gate terminal of the third transistor is configured to receive a first control signal. A first terminal of the fourth transistor is electrically coupled to the gate terminal of the first transistor. A second terminal of the fourth transistor is electrically coupled to the second system voltage terminal. A gate terminal of the fourth transistor is configured to receive a second control signal. A first terminal of the first capacitor is electrically coupled to the gate terminal of the first transistor. The regulator circuit is electrically coupled to a second terminal of the first capacitor.
Summary, the driving circuit of the present disclosure compensates the threshold voltage of the first transistor according to the first control signal.
These and other features, aspects, and advantages of the present invention will become better understood with reference to the following description and appended claims.
It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the invention as claimed.
The invention can be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
Reference will now be made in detail to the present embodiments of the disclosure, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
In techniques of nowadays display panels, compare to splice multiple of display panels to form a display device, a display device consists of only one single panel can decrease the dark fringe. However, under the same resolution, the larger display needs more pixels lines. In this case, if each frames of the display is still set at the constant value, the scanning time or the period to write in data (e.g. 3.8 μs) for the single panel (or the panel with large size) is much smaller than the scanning time or the period to write in data (e.g. 7.7 μs) for each of the spliced panels (or the panel with small size). As a result, if the generally operation manner of writing in data and performing compensation at the same time is utilized to the single panel may cause insufficient of charge rate or the data voltage cannot be written normally.
Reference is made to
The first transistor T1, the second transistor T2 and the light emitting element L1 are electrically in series between a first system voltage terminal VDD and a second system voltage terminal VSS.
Each of the transistors in the embodiments of in the present disclosure has a first terminal, a second terminal and a gate terminal. If a first terminal of a transistor is drain terminal (or source terminal), a second terminal of the transistor is source terminal (or source terminal). In additional, Each of the capacitors in the embodiments of in the present disclosure has a first terminal and a second terminal. The transistors of the present disclosure are implemented by P-type MOSFET. However, it should not intend to limit the disclosure. In another embodiment, the person skilled in the art can replace the transistors in the embodiments of in the present disclosure by N-type MOSFET, C-type MOSFET or other similar switch elements, and accordingly adjust the system voltages, control signals and the data signals, in order to achieve the functions of the present disclosure.
Specifically, a first terminal of the first transistor T1 is electrically coupled to a first system voltage terminal VDD. A second terminal of the first transistor T1 is electrically coupled to a first terminal of the second transistor T2. A gate terminal of the first transistor T1 is electrically coupled to a first terminal of the first capacitor C1. The first terminal of the second transistor T2 is electrically coupled to the second terminal of the first transistor T1. A second terminal of the second transistor T2 is electrically coupled to a first terminal of the light emitting element L1. A gate terminal of the second transistor T2 is configured to receive a fourth control signal EM(n). A first terminal of the light emitting element L1 is electrically coupled to the second terminal of the second transistor T2. A second terminal of the light emitting element L1 is electrically coupled to a second system voltage terminal VSS.
A first terminal of the third transistor T3 is electrically coupled to the second terminal of the first transistor T1. A second terminal of the third transistor T3 is electrically coupled to the gate terminal of the first transistor T1. A gate terminal of the third transistor T3 is configured to receive a first control signal CS(n). A first terminal of the fourth transistor T4 is electrically coupled to the second terminal of the third transistor T3 and the gate terminal of the first transistor T1. A second terminal of the fourth transistor T4 is electrically coupled to the second system voltage terminal VSS and the second terminal of the light emitting element L1. A gate terminal of the fourth transistor T4 is configured to receive the second control signal CS(n−1). A first terminal of the first capacitor C1 is electrically coupled to the gate terminal of the first transistor T1, the second terminal of the third transistor T3 and the first terminal of the fourth transistor T4. A second terminal of the first capacitor C1 is electrically coupled to the regulator circuit 110.
Reference is made to
Specifically, a first terminal of the second capacitor C2 is electrically coupled to the first system voltage terminal VDD. A second terminal of the second capacitor C2 is electrically coupled to the second terminal of the first capacitor C1. A first terminal of the fifth transistor T5 is electrically coupled to the second terminal of the second capacitor C2 and the second terminal of the first capacitor C1. A second terminal of the fifth transistor T5f is configured to receive the reference voltage Vref. A gate terminal of the fifth transistor T5 is configured to receive the first control signal CS(n).
The driving circuit 100 further includes a seventh transistor T7. A first terminal of the seventh transistor T7 is configured to receive the data signal D(n). A second terminal of the seventh transistor T7 is electrically coupled to the second terminal of the second capacitor C2, the second terminal of the first capacitor C1 and the first terminal of the fifth transistor T5. A gate terminal of the seventh transistor T7 is configured to receive the third control signal WS(n).
Specifically, during the reset period P1, the first control signal CS(n) has a first logic level (such as, a low logic level). During the compensation period P2 and the writing period P3, the first control signal CS(n) has a second logic level (such as, a high logic level). During the compensation period P2, the second control signal CS(n−1) has the low logic level. During the reset period P1 and the writing period P3 the second control signal CS(n−1) has the high logic level. During the writing period P3, the third control signal WS(n) has the low logic level. During the reset period P1 and the compensation period P2, the third control signal WS(n) has the high logic level. During the emission period EP, the first control signal CS(n), the second control signal CS(n−1) and the third control signal WS(n) has the high logic level. During the setting period BP, the fourth control signal EM(n) has the high logic level. During the emission period EP, the fourth control signal EM(n) has the low logic level.
In the reset period P1, since the second control signal CS(n−1) has the low logic level, the fourth transistor T4 conducts. On the other hand, since the first control signal CS(n), the third control signal WS(n) and the fourth control signal EM(n) have the low logic level, the second transistor T2, the third transistor T3, the fifth transistor T5 and the seventh transistor T7 turn off.
Specifically, during the reset period P1, since fourth transistor T4 conducts, a current path CP1 is formed from the second system voltage terminal VSS through the fourth transistor T4 to the first terminal of the first capacitor C1, such that the voltage of the second system voltage terminal VSS is transmitted through the fourth transistor T4 to the first terminal of the first capacitor C1. And, since the voltage level at the gate terminal of the first transistor T1 (the first terminal of the first capacitor C1) is pulled down to the low logic level by the voltage of the second system voltage terminal VSS, the first transistor T1 conducts.
In the compensation period P2, since the first control signal CS(n) has the low logic level, the third transistor T3 and the fifth transistor T5 conduct. On the other hand, since the second control signal CS(n−1), the third control signal WS(n) and the fourth control signal EM(n) has the high logic level, the first transistor T1, the second transistor T2, the fourth transistor T4 and the seventh transistor T7 turn off.
Specifically, in the initial of the compensation period P2, since the voltage level at the gate terminal of the first transistor T1 (the first terminal of the first capacitor C1) is logical low, the first transistor T1 conducts. And, since the first transistor T1 and the third transistor T3 conduct, a current path CP2 is formed from the first system voltage terminal VDD through the first transistor T1 and the third transistor T3 to the gate terminal of the first transistor T1, such that the voltage of the first system voltage terminal VDD is transmitted through the first transistor T1 and the third transistor T3 to the gate terminal of the first transistor T1, until a cross voltage between the gate terminal and source terminal (the first terminal) of the first transistor T1 is equal to a threshold voltage of the first transistor T1, the first transistor T1 turns off. Therefore, the compensation operation for the threshold voltage of the first transistor T1 can be performed.
In the compensation period P2, since the fifth transistor T5 conducts, the reference voltage Vref is transmitted through the fifth transistor T5 to the second terminal of the first capacitor C1.
In the writing period P3, since the third control signal WS(n) has the low logic level, the seventh transistor T7 conducts. On the other hand, since the first control signal CS(n), the second control signal CS(n−1) and the fourth control signal EM(n) have the high logic level, the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4 and the fifth transistor T5 turn off.
In the writing period P3, since the seventh transistor T7 conducts, a current path CP3 is formed through the seventh transistor T7 to the second terminal of the first capacitor C1, such that the data signal D(n) is transmitted through the seventh transistor T7 to the second terminal of the first capacitor C1, and the data signal D(n) is transmitted to the gate terminal of the first transistor T1 through the capacitance coupling effect, so as to write the data signal D(n) into the driving circuit 100.
To be noted that, since the driving circuit 100 respectively performs the compensation of the threshold of the first transistor T1 and write the data signal D(n) according to the first control signal CS(n) and the third control signal WS(n). Therefore, the compensation period P2 and the writing period P3 of the driving circuit 100 can operate independently. And, the time lengths that the first control signal CS(n) and the third control signal WS(n) at the low logic level can be adjusted. In some embodiments, the time length of each of the first control signal CS(n), the second control signal CS(n−1), the third control signal WS(n) and the fourth control signal EM(n) can be one time unit (such as, 3.8 μs). In other embodiments, the time length of each of the first control signal CS(n), the second control signal CS(n−1), the third control signal WS(n) and the fourth control signal EM(n) can be two time units (such as, 2*3.8 μs).
In some other embodiments, some driving circuits, which perform the data written operation and the inner compensation operation at one time and compensate the threshold voltage according to the data signals. In this case, if the operation timing of these driving circuits have pre-charge time, the data signal with the higher gray level provided for the previous driving circuit may be incorrect written into the present driving circuit, and the present driving circuit may use the incorrect data signal to compensate the threshold voltage, which may cause the driving transistor turns off. Therefore, the correct data signal with the lower gray level provided for the present one driving circuit may not be correctly written into the corresponding circuit, since the incorrect data signal with the higher gray level has been received by the present one driving circuit. In additional, in other embodiments, some driving circuits, which perform data written operation and inner compensation operation at one time and compensate the threshold voltage according to the current control signal and the previous control signal with partially overlapping enable periods. In this case, the insufficient charge rate of the driving circuit may cause the mura on the adjacent lines of the display.
Therefore, under the architecture of the driving circuit 100 in the present disclosure, the data signal D(n) is written into the driving circuit 100 through the capacitance coupling effect during the writing period P3, instead of performing the inner compensation operation for the threshold voltage of the transistor, and therefore the present driving circuit can avoid receiving the incorrect data (e.g. the data signal provided for the previous driving circuit). And, in one display frame, the time periods that the second control signal CS(n−1) (previous control signal) and the first control signal CS(n) (present control signal) at the low logic level are non-overlapping to each other. In other words, the reset period P1 does not overlap with the compensation period P2. And, the time period that the third control signal WS(n) at the low logic level does not overlap with the time periods that the second control signal CS(n−1) (previous control signal) and the first control signal CS(n) (present control signal) at the low logic level. In other words, the writing period P3 does not overlap with the compensation period P2. Therefore, the writing period P3 can be set to extend the pre-charge time length according to the product functions, the data signal D(n) can still be correctly received by the driving circuit 100, and to reverse enough time to write the data signal D(n) into the driving circuit 100, so as to increase the display image uniformity and the charge rate of the display.
Specifically, as shown in
In the emission period EP, since the first control signal CS(n), the second control signal CS(n−1) and the third control signal WS(n) has the high logic level, the first transistor T1, the third transistor T3, the fourth transistor T4, the fifth transistor T5 and the seventh transistor T7 turn off. On the other hand, since the fourth control signal EM(n) has the low logic level, the second transistor T2 conducts.
In the emission period EP, since the second transistor T2 conducts, the driving current D1 flows from the first system voltage terminal VDD through the first transistor T1, the second transistor T2, the light emitting element L1 to the second system voltage terminal VSS. And, the amplitude value of the driving current D1 is associated with voltage level at the gate terminal of the first transistor T1. In order to control the gray level of the light emitting element L1 in the driving circuit 100 according to the data signal D(n) provided in the writing period P3.
To be noted that, as shown in
In some embodiments, during the setting period BP, the time length that the fourth control signal EM(n) at the high logic level can be eight time units (such as 8*3.8 μs).
Another embodiment of the present disclosure can also achieve the effect of the embodiment in
In structure, a first terminal of the sixth transistor T6 is electrically coupled to the first terminal of the fifth transistor T5. A second terminal of the sixth transistor T6 is electrically coupled to the second terminal of the fifth transistor T5. A gate terminal of the sixth transistor T6 is configured to receive the second control signal CS(n−1). And, the gate terminal of the sixth transistor T6 is electrically coupled to the gate terminal of the fourth transistor T4.
To be noted that, in this embodiment, during the reset period, the sixth transistor T6 conducts according to the second control signal CS(n−1), such that the reference voltage Vref is transmitted through the sixth transistor T6 to the second terminal of the first capacitor C1, so as to regulate the voltage level at the second terminal of the first capacitor C1. The detailed connect relationship and operation manner of the driving circuit 100 are similar with the driving circuit 100 of the embodiment in
The other embodiment of the present disclosure can also achieve the effect of the embodiment in
Compare to the driving circuit 100 of the embodiment in
In structure, a first terminal of the eighth transistor T8 is electrically coupled to a second terminal of the second capacitor C2, a first terminal of the fifth transistor T5 and a terminal of the sixth transistor T6. A second terminal of the eighth transistor T8 is electrically coupled to a second terminal of the second transistor T2 and a first terminal of the light emitting element L1. A gate terminal of the eighth transistor T8 is configured to receive a test signal Test. As a result, before the light emitting element L1 is mounted, a current path, for detecting the circuit, can be formed from the first system voltage terminal VDD through the first transistor T1, the second transistor T2, the eighth transistor T8, the fifth transistor T5 to the reference voltage Vref, or through the first transistor T1, the seventh transistor T7 to the data signal D(n). The detailed connect relationship and operation manner of the driving circuit 200 are similar with the driving circuit 100 of the embodiment in
The other embodiment of the present disclosure can also achieve the effect of the embodiment in
Compare to the driving circuit 100 of the embodiment as shown in
In structure, a first terminal of the ninth transistor T9 is electrically coupled to the first system voltage terminal VDD. A second terminal of the ninth transistor T9 is electrically coupled to a first terminal of the first transistor T1. A gate terminal of the ninth transistor T9 is configured to receive the fourth control signal EM(n). A second terminal of the first transistor T1 is electrically coupled to the first terminal of the second transistor T2. A second terminal of the second transistor T2 is electrically coupled to a first terminal of the light emitting element L1. A second terminal of the light emitting element L1 is electrically coupled to the second system voltage terminal VSS.
A first terminal of the tenth transistor T10 is electrically coupled to the first system voltage terminal VDD and the first terminal of the ninth transistor T9. A second terminal of the tenth transistor T10 is electrically coupled to the first terminal of the first transistor T1 and the second terminal of the ninth transistor T9. A gate terminal of the tenth transistor T10 is configured to receive the first control signal CS(n).
Compare to the driving circuit 100 of the embodiment shown in
The other embodiment of the present disclosure can also achieve the effect of the embodiment in
Compare to the driving circuit 300 of the embodiment in
In structure, a first terminal of the tenth transistor T10 is electrically coupled to the first system voltage terminal VDD and a first terminal of the light emitting element L1. A second terminal of the tenth transistor T10 is electrically coupled to a first terminal of the first transistor T1 and a second terminal of the light emitting element L1. A gate terminal of the tenth transistor T10 terminal of is configured to receive the first control signal CS(n). A second terminal of the first transistor T1f is electrically coupled to a first terminal of the second transistor T2. A second terminal of the second transistor T2 is electrically coupled to the second system voltage terminal VSS. In the compensation period P2, the tenth transistor T10 conducts according to the first control signal CS(n), and a current path CP4 is formed, for detecting the circuit, form the first system voltage terminal VDD through the tenth transistor T10 to the first terminal of the first transistor T1, such that the voltage of the first system voltage terminal VDD can be transmitted through the tenth transistor T10 to the first terminal of the first transistor T1. The detailed connect relationship and operation manner of the driving circuit 400 in
Summary, the compensation period P2 can non-overlap to the writing period P3 of each of the driving circuits 100, 200, 300 and 400. Therefore, the time length of the writing period P3 in the operation timing can be increased to ensure the driving circuits 100, 200, 300 and 400 have enough time to pre-charge, in order to increase uniformity of the display image.
Although specific embodiments of the disclosure have been disclosed with reference to the above embodiments, these embodiments are not intended to limit the disclosure. Various alterations and modifications may be performed on the disclosure by those of ordinary skills in the art without departing from the principle and spirit of the disclosure. Thus, the protective scope of the disclosure shall be defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
110102501 | Jan 2021 | TW | national |
This application claims priority to U.S. Provisional Application Ser. No. 63/090,333 filed Oct. 12, 2020, and Taiwan Application Serial Number 110102501, filed Jan. 22, 2021, the disclosures of which are incorporated herein by reference in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
20140111562 | Wu | Apr 2014 | A1 |
20150084843 | Li et al. | Mar 2015 | A1 |
20170124941 | Na et al. | May 2017 | A1 |
Number | Date | Country |
---|---|---|
103400548 | Nov 2013 | CN |
20170049778 | May 2017 | KR |
I559279 | Nov 2016 | TW |
202044225 | Dec 2020 | TW |
202113783 | Apr 2021 | TW |
Number | Date | Country | |
---|---|---|---|
20220114947 A1 | Apr 2022 | US |
Number | Date | Country | |
---|---|---|---|
63090333 | Oct 2020 | US |