The disclosure relates to a display technical field, and more particularly to a driving device and a driving method of a display device.
The ultra high definition, UD display panel usually uses timer control register, TCON for UD to perform the design of the printed circuit board assembly, PCBA for the display of the UD panel.
However, it is inevitable that there are some defective UD display panel need to be detection, the exemplary detection program is to use the timer control register for UD to control the driver to turn on the UD display panel, to achieve the detection of the display panel. The exemplary detection program requires the input of data signal of the UD resolution to drive to turn on the UD display panel, so that the architecture of the driving circuit is complicated and costly.
Based on this, it is necessary to provide a driving device and a driving method for a display device in view of the complicated architecture and costly problem of the driving circuit.
A driving device for a display device, including a timer control module, a driving module and a plurality of sets of data lines;
Wherein, an output terminal of the timer control module outputting a plurality of sets of data signals of different color sub-pixels; a receiving terminal of the driving module receiving the data signals from the timer control module; and wherein the plurality of sets of data lines are connected to the timer control module and the driving module, two or more than two sets of the data lines connecting to the driving module for transmitting the data signal of the same color sub-pixel are short connected, and are connected to the output terminal of the timer control module through a set of data lines after the short connection.
In one embodiment, the driving device of the display device further Including a low voltage differential signal interface, and the driving module is a source driving module; the low voltage differential signal interface connected to the output terminal of the timer control module and the receiving terminal of the source driving module, respectively;
The low voltage differential signal interface including two signal paths, a first signal path and a second signal path, respectively; each signal path including six sets or three sets of data lines and a set of clock signal lines;
The six sets of data line are a first set of data lines, a second set of data lines, a third set of data lines, a fourth set of data lines, a fifth set of data lines, a sixth set of data lines, sequentially;
The three sets of data line are the first set of data lines, the second set of data lines, the third set of data lines, sequentially;
The set of clock signal lines are first clock signal lines;
The first set of data lines and the fourth set of data lines transmit red sub-pixel data signals;
The second set of data lines and the fifth set of data lines transmit green sub-pixel data signals; and
The third set of data lines and the sixth set of data lines transmit blue sub-pixel data signals.
In one embodiment, each of the signal path includes six sets of data lines;
The first set of data lines, the second set of data lines, and the third set of data lines of the first signal path are short connected to the corresponding first set of data lines, the second set of data lines, the third set of data lines of the second signal path, respectively;
The fourth set of data lines, the fifth set of data lines, and the sixth set of data lines of the first signal path are short connected to the corresponding fourth set of data lines, the fifth set of data lines, the sixth set of data lines of the second signal path, respectively; and
The first clock signal line of the first signal path is short connected to the first clock signal line of the second signal path.
In one embodiment, each of the signal path includes six sets of data lines;
The first set of data lines, the second set of data lines, and the third set of data lines of the first signal path are short connected to the corresponding fourth set of data lines, the fifth set of data lines, the sixth set of data lines of the second signal path, respectively;
The fourth set of data lines, the fifth set of data lines, and the sixth set of data lines of the first signal path are short connected to the corresponding first set of data lines, the second set of data lines, the third set of data lines of the second signal path, respectively; and
The first clock signal line of the first signal path is short connected to the first clock signal line of the second signal path.
In one embodiment, each of the signal path includes six sets of data lines;
The first set of data lines and the fourth set of data lines of the first signal path are short connected to the corresponding first set of data lines and the fourth set of data lines of the second signal path, respectively;
The second set of data lines and the fifth set of data lines of the first signal path are short connected to the corresponding second set of data lines and the fifth set of data lines of the second signal path, respectively;
The third set of data lines and the sixth set of data lines of the first signal path are short connected to the corresponding third set of data lines and the sixth set of data lines of the second signal path, respectively;
The first clock signal line of the first signal path is short connected to the first clock signal line of the second signal path.
In one embodiment, each of the signal path includes three sets of data lines;
The first set of data lines, the second set of data lines and the third set of data lines of the first signal path are short connected to the corresponding first set of data lines, the second set of data lines and the third set of data lines of the second signal path, respectively; and
The first clock signal line of the first signal path is short connected to the first clock signal line of the second signal path.
In one embodiment, the low voltage differential signal interface includes a signal path, the signal path includes six sets of data lines; and
The first set of data lines, the second set of data lines and the third set of data lines are short connected to the corresponding fourth set of data lines, the fifth set of data lines and the sixth set of data lines, respectively.
In one embodiment, further including a gate driving module; the gate driving module connected to the timer control module, and outputting driving voltage signals through a plurality of sets of scanning lines, and each set of scanning lines including a plurality of adjacent scanning lines; and
The timer control module controlling the gate driving module to output the driving voltage signals, making the driving voltage signals of the scanning lines in each set of scanning lines synchronized, and each set of scanning lines sequentially transmitting the driving voltage signals.
A driving method of a display device, including:
Acquiring a plurality of sets of data signals of the different color sub-pixels outputting from a timer control register;
Short connecting two or more than two sets of data lines transmitting the data signals having same color sub-pixels; and
Connecting the short-connected data lines to the timer control register through a set of data lines.
A driving device of the display device, including:
A timer control module, an output terminal of the timer control module outputting a plurality of sets of data signals of different color sub-pixels to a source driving module;
The source driving module, wherein two sets of the data lines for transmitting the data signal of the same color sub-pixel of the source driving modules are short connected, and are connected to the output terminal of the timer control module through a set of data lines after the short connection; and
A gate driving module, wherein the gate driving module is connected to the timer control module, and is for outputting driving voltage signals through a plurality of sets of scanning lines, and the driving voltage signals of two adjacent scanning lines of the scanning lines of each set are synchronized.
The driving device and the driving method of the display device described above are designed by the short connection of the data lines on the output path of the timer control module, making the receiving data of the driving module is multiplexed, so that the display panel driving method with lower resolution can be applied to the display panel of higher resolution. The driving device and the driving method of the display device described above simplifies the drive circuit architecture, reducing production costs.
Accompanying drawings are for providing further understanding of embodiments of the disclosure. The drawings form a part of the disclosure and are for illustrating the principle of the embodiments of the disclosure along with the literal description. Apparently, the drawings in the description below are merely some embodiments of the disclosure, a person skilled in the art can obtain other drawings according to these drawings without creative efforts. In the FIGS.:
The specific structural and functional details disclosed herein are only representative and are intended for describing exemplary embodiments of the disclosure. However, the disclosure can be embodied in many forms of substitution, and should not be interpreted as merely limited to the embodiments described herein.
In the description of the disclosure, terms such as “center”, “transverse”, “above”, “below”, “left”, “right”, “vertical”, “horizontal”, “top”, “bottom”, “inside”, “outside”, etc. for indicating orientations or positional relationships refer to orientations or positional relationships as shown in the drawings; the terms are for the purpose of illustrating the disclosure and simplifying the description rather than indicating or implying the device or element must have a certain orientation and be structured or operated by the certain orientation, and therefore cannot be regarded as limitation with respect to the disclosure. Moreover, terms such as “first” and “second” are merely for the purpose of illustration and cannot be understood as indicating or implying the relative importance or implicitly indicating the number of the technical feature. Therefore, features defined by “first” and “second” can explicitly or implicitly include one or more the features. In the description of the disclosure, unless otherwise indicated, the meaning of “plural” is two or more than two. In addition, the term “include” and any variations thereof are meant to cover a non-exclusive inclusion.
In the description of the disclosure, is should be noted that, unless otherwise clearly stated and limited, terms “mounted”, “connected with” and “connected to” should be understood broadly, for instance, can be a fixed connection, a detachable connection or an integral connection; can be a mechanical connection, can also be an electrical connection; can be a direct connection, can also be an indirect connection by an intermediary, can be an internal communication of two elements. A person skilled in the art can understand concrete meanings of the terms in the disclosure as per specific circumstances.
The terms used herein are only for illustrating concrete embodiments rather than limiting the exemplary embodiments. Unless otherwise indicated in the content, singular forms “a” and “an” also include plural. Moreover, the terms “include” and/or “include” define the existence of described features, integers, steps, operations, units and/or components, but do not exclude the existence or addition of one or more other features, integers, steps, operations, units, components and/or combinations thereof.
The disclosure will be further described in detail with reference to accompanying drawings and preferred embodiments as follows.
Specifically, the data signal outputted from the output terminal of the timer control module 100 includes RGB data signals. That is, data signals of red, green and blue three sub-pixels. The data signals are transmitted through a plurality of sets of data lines, if the data lines for transmitting the same color sub-pixel information are shorted, the data lines receiving the same color sub-pixel information at the receiving terminal of the driving module 300 share one data output port. Therefore, by the above-described shorting method, when the image data information with a lower resolution is inputted, it can be displayed on the display panel of the higher resolution.
In one embodiment, as shown in
Specifically, the timer control module 100 outputs data information through a dual bus, each bus carrying the data information of the left half panel and the right half panel, respectively. The corresponding buses are denoted LLV and RLV, respectively. Further, each bus contains a plurality of sets of data lines, each of sets of data lines carries a differential data signal and a control signal.
Specifically, the low voltage differential signal interface 200 includes a first low voltage differential signal interface 210 and a second low voltage differential signal interface 220. Wherein the first low voltage differential signal interface 210 is used to transmit the data information of the left half panel and the second low voltage differential signal interface for transmitting the data information of the right half panel. Further, the first low voltage differential signal interface includes two signal paths, L-CLV and L-DLV. Each signal path includes a plurality of sets of data lines and a set of clock signal lines. Similarly, the second low voltage differential signal interface includes R-ALV and R-BLV two signal paths, each signal path also includes a plurality of sets of data lines and a set of clock signal lines. It will be appreciated that, the structures of the first low voltage differential signal interface and the second low voltage differential signal interface are identical, and the functions of them are to transmit the data signals from the timer control module 100 to the source driving module 300′. In addition, the number of signal paths is related to the type of display panel. For example, the ultra-high definition display panel corresponds to two low voltage differential signal interfaces, each low voltage differential signal interface has two signal paths, and there are four signal paths in total. While the full high definition display panel only corresponds to two signal paths.
In one embodiment, as shown in
Specifically, the first set of data lines R-ALVP1 (R-BLVP1) and the fourth set of data lines R-ALVP4 (R-BLVP4) transmit red (R) sub-pixels data signals; the second set of data lines R-ALVP2 (R-BLVP2) and the fifth set of data lines R-ALVP5 (R-BLVP5) transmit green (G) sub-pixel data signals; the third set of data lines R-ALVP3 (R-BLVP3) and the sixth set of data lines R-ALVP6 (R-BLVP6) transmits the blue (B) sub-pixel data signals.
Further, as shown in
The first set of data lines R-ALVP1, the second set of data lines R-ALVP2, and the third set of data lines R-ALVP3 of the first signal path are short connected to the corresponding first set of data lines R-BLVP1, the second set of data lines R-BLVP2, the third set of data lines R-BLVP3 of the second signal path. And,
The fourth set of data lines R-ALVP4, the fifth set of data lines R-ALVP5, and the sixth set of data lines R-ALVP6 of the first signal path are short connected to the corresponding fourth set of data lines R-BLVP4, the fifth set of data lines R-BLVP5, the sixth set of data lines R-BLVP6 of the second signal path;
In addition, the first clock signal line R-ACLK of the first signal path is short connected to the first clock signal line R-BCLK of the second signal path.
Further, for the present embodiment, the receiving data of the receiving terminal of the source driving module 300′ is multiplexed as shown in Table 1 below:
wherein, the TCON shown in the device column represents the timer control module 100, the S-COF represents the source driving module 300′. The data line column represents a plurality of sets of data lines of the output terminal of the timer control module 100 and a plurality of sets of data lines of the receiving terminal of the source driving module 300′. The above table lists the six sets of data lines for R-ALVP1 to R-ALVP6.
The UD mode column represents the data lines distribution for the display panel in UD mode. Specifically, the resolution of display panel of the UD mode is 3840*2160, that is, the display panel has 3840 data lines and 2160 scanning lines. The P1→P3→ . . . →P959, P2→P4→ . . . →P960, P961→P963→. . . →P1919 and P962→P964→ . . . →P1920 represent the P1 to P 1920 data lines of the right half display panel of the UD mode, that is half of 3840.
The UCFT represents “UD CELL FHD TCON”, that is, the UD display panel adapts the full HD timer control module. The UCFT mode in the table above represents: In UCFT mode, the arrangement of the data lines of the display panel, and the data multiplexing situation of the data line. For example, P1(P1/P2) represents that the P1 and P2 data lines in the UD display panel are multiplexed so that the transmission data of the two data lines are identical, so that the data transmitted by the data line P1 in the UCFT mode can be used to represent the data transferred by P1 and P2 of the UD Display panel.
In addition, the “short to R-ALVP1 to R-ALVP3” in the above table represents that the data lines R-ALVP1 to R-ALVP3 of the first signal path are short connected to the data lines R-BLVP1 to R-BLVP3 of the corresponding second signal path.
Further, the driving device of the display device of the present embodiment further includes a gate driving module 400, as shown in
Specifically, the timer control module 100 controls the gate driving module 400 to output the driving voltage signal, so that the driving voltage signals of the scanning lines in each set of scanning lines are synchronized, and the respective sets of scanning lines sequentially transmit the driving voltage signals. As shown in
In the present embodiment, by the short connection of the data lines of the output terminal of the timer control module 100, so that the receiving data of the receiving terminal of the source driving module 300′is multiplexed, to realize the using of the timer control module of the FHD to control and drive the UD display panel. As shown in
P1(P1/P2)→P3(P5/P6)→ . . . →P479(P957/P958)
P2(P3/P4)→P4(P7/P8)→ . . . →P480(P959/P960)
P481(P961/P962)→P483(P965/P966)→ . . . →P959(P1917/P1918)
P482(P963/P964)→P484(P967/P968)→ . . . →P960(P1919/P1920)
Here, the case described in Table 1 is a case where only half of the data lines of the UD display panel of
On the other hand, the scanning lines G1 and G2, G3 and G4 . . . G2159 and G2160 of the display panel of the UD in
Therefore, in the UCFT mode, the image information inputting to the display panel of the FHD can be displayed on the UD display panel.
In one embodiment, as shown in
The first set of data lines R-ALVP1, the second set of data lines R-ALVP2, and the third set of data lines R-ALVP3 of the first signal path are short connected to the corresponding fourth set of data lines R-BLVP4, the fifth set of data line R-BLVPS, the sixth set of data lines R-BLVP6 of the second signal path, respectively. And,
The fourth set of data lines R-ALVP4, the fifth set of data lines R-ALVPS, and the sixth set of data lines R-ALVP6 of the first signal path are short connected to the corresponding first set of data lines R-BLVP1, the second set of data lines R-BLVP2, the third set of data lines R-BLVP3 of the second signal path, respectively.
The first clock signal line of the first signal path is short connected to the first clock signal line of the second signal path.
In one embodiment, as shown in
The first set of data lines R-ALVP1, the fourth set of data lines R-ALVP4 of the first signal path are short connected to the corresponding first set of data lines R-BLVP1 and the fourth set of data lines R-BLVP4 of the second signal path, respectively.
The second set of data lines R-ALVP2, the fifth set of data lines R-ALVP5 of the first signal path are short connected to the corresponding second set of data lines R-BLVP2 and the fifth set of data lines R-BLVP5 of the second signal path, respectively.
The third set of data lines R-ALVP3, the sixth set of data lines R-ALVP6 of the first signal path are short connected to the corresponding third set of data lines R-BLVP3 and the sixth set of data lines R-BLVP6 of the second signal path, respectively.
The first clock signal line R-ACLK of the first signal path is short connected to the first clock signal line R-BCLK of the second signal path.
In the present embodiment, each of the adjacent four scanning lines output by the gate driving module has the same driving voltage signal, i.e., the scanning lines G1, G2, G3 and G4 have the same driving voltage signal, and so on.
In one embodiment, the second low voltage differential signal interface 220 is provided with two signal paths, a first signal path 221 and a second signal path 222, respectively; each signal path includes three sets of data lines and a set of clock signal line. As shown in
Specifically, the first set of data lines R-ALVP1 (R-BLVP1) transmits red (R) sub-pixels data signals; the second set of data lines R-ALVP2 (R-BLVP2) transmits green (G) sub-pixels data signals; The third set of data lines R-ALVP3 (R-BLVP3) transmits blue (B) sub-pixels data signals.
Further, as shown in
The first set of data lines R-ALVP1, the second set of data lines R-ALVP2, and the third set of data lines R-ALVP3 of the first signal path is short connected to the corresponding first set of data lines R-BLVP1, the second set of data lines R-BLVP2, the third set of data lines R-BLVP3 of the second signal path, respectively;
The first clock signal line R-ACLK of the first signal path is short connected to the first clock signal line R-BCLK of the second signal path.
Further, in the present embodiment, the receiving data of the receiving terminal of the source driving module 300′ is multiplexed as shown in Table 2 below:
Wherein, “NC” in the table represents that there is no data line. In addition, the data multiplexing mode of the receiving terminal of the source driving module 300′ is similar to that of Table 1, and will not be described here.
In one embodiment, as shown in
Specifically, the first set of data lines R-LVP1 and the fourth set of data lines R-LVP4 transmit red (R) sub-pixels data signals; the second set of data lines R-LVP2 and the fifth set of data lines R-LVP5 transmit green (G) sub-pixel data signal; the third set of data lines R-LVP3 and the sixth set of data lines R-LVP6 transmit blue (B) sub-pixels data signals.
Further, as shown in
The first set of data lines R-LVP1, the second set of data lines R-LVP2, and the third set of data lines R-LVP3 are short connected to the corresponding fourth set of data lines R-LVP4, the fifth set of data lines R-LVP5, and the sixth set of data line R-LVP6, respectively.
In one embodiment, the receiving terminal of the driving module 300 is further provided with a data transmission trigger signal line and a data reception control signal line. Wherein the data transmission trigger signal line is used to transmit a signal for controlling the driving module 300 to start receiving data; the data reception control signal line is for transmitting a level control signal, to control the manner of the driving module 300 to receive data. Specifically, as shown in
Step S100: acquiring a plurality of sets of data signals of the different color sub-pixels output from the timer control register. The data signal output from the output terminal of the timer control register includes RGB data signals. That is, data signals of red, green and blue three sub-pixels. The data signals are transmitted through a plurality of sets of data lines to the receiving terminal of the source driver, the source driver can drive the display panel to display the image information through the data signal.
Step S200: short connecting two or more than two sets of data lines transmitting the data signals having same color sub-pixels.
Step S300: connecting the short-connected data lines to the timer control register through a set of data lines.
In the present embodiment, if the data lines for transmitting the same color sub-pixel information are short-connected, the data lines receiving the same color sub-pixel information at the receiving terminal of the source driver share a data output port. Therefore, by the above-described shorting method, when the image data of the lower resolution is inputted, it can be displayed on the display panel with the higher resolution.
Specifically, as shown in
Further, when the display device is a liquid crystal display device, the display device may be a TN, an OCB, a VA type, a curved surface type liquid crystal display device, but the present invention is not limited thereto. Wherein, the liquid crystal display device can use the direct type backlight, the backlight source can be white, RGB three-color light source, WRGB four-color light source or YRGB four-color light source, but not limited to this.
Specifically, referring to
Wherein, each of the small squares in the display panel 500 represents one sub-pixel, and the square having the same number indicates that the display image information of the sub-pixel is the same.
It can be seen that, the display device uses the timer control register of the FHD, that is, the image information inputted is the resolution of FHD (1920*080), and the data is copied by the above-described driving device, so that the image information is displayed on the display panel 500 with the UD (3840*2160) resolution.
The above-described display device is designed by the short connection of the data lines on the output path of the timer control module, so that the receiving data of the source driving module is multiplexed, so that the display panel driving method with lower resolution can be applied to the display panel of higher resolution. The above application simplifies the drive circuit architecture, reducing production costs.
The technical features of the embodiments described above can be arbitrarily combined, and in order to make the description simple and not possible, all possible combinations of the respective technical features in the above embodiments are not described. However, as long as there is no contradiction in the combination of these technical features, should be considered as the scope of this manual.
The foregoing contents are detailed description of the disclosure in conjunction with specific preferred embodiments and concrete embodiments of the disclosure are not limited to these descriptions. For the person skilled in the art of the disclosure, without departing from the concept of the disclosure, simple deductions or substitutions can be made and should be included in the protection scope of the application.
Number | Date | Country | Kind |
---|---|---|---|
201710731808.0 | Aug 2017 | CN | national |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2018/100591 | Aug 2018 | US |
Child | 16141022 | US |