1. Field of the Invention
The present invention relates to a driving device for driving a display unit by supplying a video signal thereto, which displays an image, corresponding to the video signal.
2. Background Art
A portable communication terminal, which may be either one of portable telephones, smartphones, tablet computers, notebook computers, navigation devices, and portable game machines, is nowadays popular and usually includes a display unit, such as a liquid crystal display panel or an organic electro-luminescence (EL) unit. The portable communication terminal employs either one of various kinds of power saving technologies in order to reserve continuous operation time of batteries. As one of the power-saving technologies, an image input processing method has been proposed (see, for example, Japanese Patent Application Laid-Open No. 2006-184357). The method includes: determining whether an input image is a moving image or a still image on the basis of inputted frame-based video data; and inhibiting the inputted video data of a current frame from being supplied to a frame memory if the input image is a still image so as to reduce power consumption.
However, the above-described driving method merely omit a step of writing pixel data onto the frame memory, and therefore sufficient reduction in power consumption have not been achieved yet.
An object of the present invention is to provide a driving device for driving a display unit with a reduced power consumption rate.
A driving device for driving a display unit according to the present invention is configured to drive a display unit in response to a video data signal applied thereto. The driving device includes: a drive controller configured to generate pixel data sequence signals which indicate luminance levels of respective pixels based on the video data signal and supply the generated pixel data sequence signals to the succeeding stage; and a data driver configured to generate pixel drive voltages corresponding to the luminance levels of the respective pixels on the basis of the pixel data sequence signals and to supply the generated pixel drive voltages to data lines of the display unit, wherein when the video data signal of one frame matches or substantially coincides with the video data signal of another frame which is directly succeeding to the particular one frame in time sequence, the drive controller stops supply of the pixel data sequence signals to the data driver.
Hereinbelow, embodiments of the present invention will be described in detail while referring to the accompanying drawings.
The display unit 20 has m (m is a natural number of 2 or more) horizontal scan lines S1 to Sm formed to extend in a horizontal direction on a two-dimensional screen and n (n is a natural number of 2 or more) data lines D1 to Dn formed to extend in a vertical direction on the two-dimensional screen. Display cells carrying pixels are respectively formed at intersection areas between the horizontal scan lines and the data lines, i.e., in the areas encircled by rectangular broken lines in
The video memory 10 stores video data signals provided by various application software (hereinafter referred to as AP) or video data signals received with a television tuner and the like. The video memory 10 reads out the stored video data signals, and supplies the data to the drive controller 11 as a video data signal VD.
The drive controller 11 generates a sequence (line) of pixel data PD on the basis of the video data signal VD read out from the video memory 10. The sequence of pixel data PD indicates the luminance levels of the respective pixels with a bit string of, for example, 8 bits. A reference timing signal that indicates reference timing of a clock signal is superimposed on the sequence of pixel data PD to obtain pixel data sequence signals VPD. The pixel data sequence signals VPD are supplied to the data driver 13. Based on the video data signal VD, the drive controller 11 generates vertical sync signals FS that are synchronized with the frame of each image as illustrated in
As illustrated in
The drive controller 11 also generates a polarity switching signal POL which switches the polarity of pixel drive voltages applied to the display unit 20, from positive polarity to negative polarity, or from negative polarity to positive polarity, for each frame as illustrated in
The CDR circuit 130 extracts a reference timing signal from the pixel data sequence signal VPD supplied from the drive controller 11. The CDR circuit 130 then generates a clock signal CLK in phase-synchronization with the reference timing signal, and supplies it to the shift register 133 and the data latch 134.
The power switch 131 is in an ON state while the power switch signal PW1 of logic level 1 that is, for example, to assert continued power supply is being supplied. Consequently, a source voltage VL for driving digital circuits is supplied to the CDR circuit 130 as well as to the shift register 133 and the data latch 134 which serve as a data taking unit. During this time, the CDR circuit 130, the shift register 133, and the data latch 134 are in an operable state in response to the supply of the source voltage VL. While the power switch signal PW1 of logic level 0 that is, for example, to stop power supply is being supplied, the power switch 131 is in an OFF state. Consequently, supply of the source voltage VL to the CDR circuit 130, the shift register 133, and the data latch 134 is stopped. During this time, the CDR circuit 130, the shift register 133, and the data latch 134 are in an operation stopped state.
The power switch 132 is in the ON state while the power switch signal PW2 of the logic level 1 that is, for example, to assert continued power supply is being supplied from the drive controller 11. Consequently, a source voltage VH for driving pixels is supplied to the gradation voltage converter 135 and the output buffer 136 which serve as a pixel drive voltage outputting unit. During this time, the gradation voltage converter 135 and the output buffer 136 are in the operable state in response to the supply of the source voltage VH. While the power switch signal PW2 of, for example, logic level 0 that is to stop power supply is being supplied, the power switch 132 is in the OFF state. Consequently, supply of the source voltage VH to the gradation voltage converter 135 and the output buffer 136 is stopped. During this time, the gradation voltage converter 135 and the output buffer 136 are in the operation stopped state.
The shift register 133 sequentially takes in pixel data PD corresponding to each pixel at a timing synchronized with the clock signal CLK, from the pixel data sequence signals VPD supplied from the drive controller 11. Whenever data of one horizontal scan line (n data sets) is taken in, the shift register 133 supplies n sets of pixel data PD to the data latch 134 as pixel data P1 to Pn.
In response to the strobe signal STB illustrated in
The gradation voltage converter 135 converts the pixel data P1 to Pn supplied from the data latch 134 into pixel drive voltages V1 to Vn that have voltage values corresponding to the luminance levels of the respective pixels, and supplies the pixel drive voltages V1 to V to the output buffer 136.
The output buffer 136 switches the polarity of the respective pixel drive voltages V1 to Vn from positive polarity to negative polarity or from negative polarity to positive polarity at an edge timing of the polarity switching signal POL supplied from the drive controller 11. The output buffer 136 switches the polarity of the pixel drive voltage in each pixel as described above and then amplifies each of the pixel drive voltages to a desired level. Thus-generated pixel drive voltages G1 to Gn are applied to data lines D1 to Dn of the display unit 20.
As illustrated in
Hereinbelow, the operation of the driving device including the above-described drive controller 11 and data driver 13 will be described.
As long as the frame matching determination unit 11a determines that video data of one frame does not match nor substantially coincide with the video data of another frame which is directly succeeding to the particular one frame in time sequence, in other words, when pictures represented by the video data signal VD are moving images, the drive controller 11 executes the above-described control in accordance with
In the still image drive mode, the drive controller 11 stops supply of the pixel data sequence signals VPD to the data driver 13 from a timing A as illustrated in
When the display unit 20 is, for example, a liquid crystal display device, ghosting of images on the screen may occur due to such factors as deterioration in liquid crystal materials. In order to prevent the ghosting of images, an embodiment illustrated in
However, in the still image drive mode, the operation to reverse the polarity of the pixel drive voltages G1 to Gn may temporarily be stopped and the polarity may be fixed as illustrated in
In the examples illustrated in
In the examples illustrated in
The drive controller 11 may be one that performs the routine as shown in
As described in the foregoing, the driving device according to the present invention includes: a drive controller (11) configured to generate pixel data sequence signals (VPD) which indicate luminance levels of respective pixels based on the video data signal (VD); and a data driver (13) configured to generate pixel drive voltages (G) corresponding to the luminance levels of the respective pixels on the basis of the pixel data sequence signals and to supply the generated pixel drive voltages to data lines (D) of the display unit (20). When the video data signal of one frame matches or substantially coincides with the video data signal of another frame which is directly succeeding to the particular one frame in time sequence, the drive controller stops supply of the pixel data sequence signals to the data driver so as to achieve reduction in power consumption. In the driving device, when the data driver reverses the polarity of the pixel drive voltages in a periodic basis (in each display period of N frames), the polarity of the pixel drive voltages is fixed by the output buffer 136 for a predetermined period (display period of K frames (N<K)) if the video data of one frame matches or substantially coincides with the video data of another frame which is directly succeeding to the particular one frame in time sequence. This allows further reduce in power consumption.
This application is based on a Japanese Patent application No. 2013-241070 which is hereby incorporated by reference.
Number | Date | Country | Kind |
---|---|---|---|
2013-241070 | Nov 2013 | JP | national |