1. Field of the Invention
This invention relates to a method of driving a display, together with drive circuitry for implementing the method. In particular, the invention relates to a method of driving a display comprising a layer of electroluminescent material (EL) and a layer of physically-stabilised Liquid Crystal (LC) together with a drive circuit for such a display.
2. Description of the Related Art
The front and rear electrodes together define which areas of both the liquid crystal layer and the electroluminescent layer can be selected to be switched “on” or “off”.
In addition, the back electrode layer may be covered with a protective film (not shown here).
In an alternative preferred embodiment of the display shown in
In either case with or without the interlayer 10, the EL and LC materials can share the common pair of electrodes 12, for common activation of the EL and LC materials. This can be used to generate a display of selectively illuminatable indicia as show schematically in
Thus, a display as described in relation to
In the field of EL displays, it is known that the drive waveform is a compromise between many factors which try to maximise display brightness while minimising noise. In such a display, the brightness is a function of the peak value of the voltage of the applied waveform, and the noise is a function of the harmonic components of the applied waveform. To minimise the noise of the display whist maintaining brightness, it is practised in the art to apply an approximation to a sine wave. A true sine wave would be ideal but this is difficult to implement in practice.
However, the display shown in
According to a first aspect of the invention there is provided a method of driving a display, wherein the display comprises a layer of electroluminescent material (EL) and a layer of physically-stabilised Liquid Crystal (LC) wherein the layers of EL and the LC are powered by a common set of electrodes, and wherein the method comprises driving the common electrodes with a voltage waveform which is substantially a truncated triangular waveform.
Such a method has been found to be efficient at driving a display which comprises both the EL and LC layers. It is believed that the whilst the EL layer responds in terms of light output being a function of the peak waveform applied, the performance of the LC layer is a function of the RMS field applied thereto.
Conveniently, the truncated triangular waveform comprises a region in which the voltage rises relatively rapidly. It is advantageous if, in this region, the waveform can rise as fast as possible, but not so fast that it contains high frequencies which would cause excessive noise in the display.
In some preferred embodiments, the rise time is in the range of roughly 100 μs to 500 μs. In other preferred embodiments, the rise time is in the range of roughly 175 μs to roughly 425 μs. In another preferred embodiment, the rise time is roughly 250 μs. These rise times are examples for a waveform having a fundamental frequency of in the range of roughly 50 Hz to IkHz. The skilled person will appreciate that the as the fundamental frequency increases then the rise time of the waveform will decrease.
Further, the truncated triangular waveform generally comprises a region of substantially constant voltage. Such a region is advantageous as it increases the RMS voltage of the applied waveform.
Further, the truncated triangular waveform generally comprises a region in which the voltage is reduced to substantially zero.
As such, the truncated triangular waveform may be thought of as a waveform having three separate portions: a first portion in which the voltage is increased from substantially zero to a predetermined voltage; a second portion in which the voltage of the waveform is held substantially at the predetermined voltage; and a third portion in which the voltage of the waveform is reduced from the predetermined voltage to substantially zero volts.
Generally, the waveform is an AC waveform. Generally, the negative going portion of the waveform is substantially a mirror image of the positive going portion of the waveform.
The method may include using a Boost converter to generate the waveform, the Boost converter including an inductor and a switch.
In the first portion of the waveform, the method may comprise switching the switch at a first rate in order to increase the voltage.
In a typical preferred embodiment, the switch, in the first portion, is switched at a frequency in the range of 50 kHz to 200 kHz. In other preferred embodiments, the switch is switched in the range of roughly 75 kHz to 175 kHz. In another preferred embodiment, the switch is switched at roughly 100 kHz. The skilled person will appreciate that the frequency at which the switch is switched is will dependent upon the input voltage and the size of the inductor together with the voltage to which it is desired to increase the voltage.
In the second portion of the waveform the method may comprise monitoring the voltage of the waveform and switching the switch, in order to increase the voltage, if voltage falls below the predetermined threshold.
According to a second aspect of the invention there is provided a display driver, arranged to drive a display comprising a layer of electroluminescent material (EL) adjacent a layer of physically stabilised Liquid Crystal (LC) wherein the EL layer and the LC layer are powered by a common set of electrodes, wherein the display driver comprises a voltage generator arranged to apply a varying voltage across the common set of electrodes, wherein the voltage generator is arranged to generate a substantially truncated triangular waveform.
Conveniently, the voltage generator comprises a Boost converter including an inductor and a switch.
The display driver may also comprise control circuitry arranged to control the Boost converter.
The truncated triangular waveform may be thought of as a waveform having three separate portions: a first portion in which the voltage is increased from substantially zero to a predetermined voltage; a second portion in which the voltage of the waveform is held substantially at the predetermined voltage; and a third portion in which the voltage of the waveform is reduced from the predetermined voltage to substantially zero volts.
The control circuitry may be arranged to switch the switch at a first rate during the first portion of the waveform.
The control circuitry may be arranged, in a second portion of the waveform, to monitor the voltage of the waveform and switch the switch, in order to increase the voltage, if voltage falls below the predetermined voltage.
In a third portion of the waveform, the control circuitry may be arranged to open a discharge path in order to discharge charge accumulated on a display connected to the driver with said discharge conveniently being at a controlled rate. Such a path is convenient as it can help to rapidly allow the display to be recharged in the subsequent cycle of the waveform.
According to a third aspect of the invention there is provided a display comprising a layer of electroluminescent material (EL) adjacent a layer of physically stabilised Liquid Crystal (LC) wherein the EL layer and the LC layer are powered by a common set of electrodes, and a voltage generator arranged to apply a varying voltage across the common set of electrodes, wherein the voltage generator is arranged to generate a substantially truncated triangular waveform.
The display may include any of the features described in relation to the display driver of the second aspect of the invention.
According to a fourth aspect of the invention there is provided a machine readable medium containing instructions which when read onto a display driver cause that display driver to function as the display driver of the second aspect of the invention.
The machine readable medium referred to herein may be any of the following: a floppy disk, a CD-ROM/RAM, a DVD ROM/RAM (including −R/+R or −RW/+RW), a Blu Ray disc, an HD DVD ROM, a tape, a hard drive, a memory (including a USM memory stick, a memory card, etc.), a signal (including an Internet download, an FTP transfer, etc), a wire, or any other suitable medium.
The above and other elements, features, steps, characteristics and advantages of the present invention will become more apparent from the following detailed description of the preferred embodiments with reference to the attached drawings.
In the first portion (A) the voltage of the waveform increases substantially from substantially zero volts to a predetermined voltage VPEAK. In the second portion (B) the voltage of the waveform is held at substantially the predetermined voltage VPEAK. In the third portion (C) the voltage decreases from the predetermined voltage to substantially zero volts. It will then be seen that the waveform repeats but as a negative voltage.
Referring now to
Switching of the switch Q1 is controlled by control circuitry, which in this preferred embodiment is provided by the PDC0753 integrated circuit. An output pin of the PDC0753, labelled PWM (Pulse Width Modulated), is connected to the gate of transistor which provides the switch Q1. Thus, a high pulse on the PWM output allows current to pass through the inductor L1 since the transistor Q1 is can then pass current therethrough.
The cathode of the diode D1 is connected to a capacitor C2 which, as is described hereinafter, accumulates charge as the switch Q1 is switched. The cathode of the diode D1 (and therefore also the capacitor C2) is connected to the VPP input of the integrated circuit PSD0511. This second integrated circuit uses the voltage applied to the Vpp pin to drive a display connected to the HV00T pins.
In use, a high pulse is applied to the gate of the transistor Q1 and current flows through the inductor L1 to ground. This current ramps up linearly at a rate proportional to the input voltage divided by the inductance. The energy stored in the inductor is equal to one-half the inductance times the square of the peak current. An input capacitor C1 filters the V1N supply voltage to improve circuit efficiency and avoid current peaks on the VIN supply.
When the PWM output goes low, the transistor Q1 turns off, but the inductor current does not change instantly so the voltage at a switching node (between L1, Q1 and D11) rises to whatever is required to maintain current flow. The diode D1 then becomes forward biased and the energy that was stored in the inductor L1 becomes transferred to charge stored in the capacitor C2.
After the energy has been transferred to capacitor C2, the diode is reversed biased and prevents the capacitor C2 from discharging again through the transistor Q1 to ground or through the inductor L1 to the Y1N supply.
This process is repeated, with the PWM output pulsing on and off to make the voltage on the capacitor C2 rise in steps to generate the required, predetermined, voltage VPP which is used to drive a display connected to the second integrated circuit.
The VPP voltage is measured by feedback resistors R2 and R3 which divide the VPP voltage by a factor of 100. The skilled person will appreciate that VPP will be on the order of several hundred volts and as such needs reducing before it can be measured by the SENSE input of the Integrated Circuit PDC0753. A capacitor C6 is used to filter out spikes on Vpp to enable accurate measurement.
This process of applying a high/low pulse to the gate of transistor Q1 occurs during the first period A of the waveform as can be seen in
During the hold phase, i.e. during portion B of the waveform, the voltage of Vpp is measured using the sense input of the PDC0753 integrated circuit. As VPP falls below the predetermined voltage then the PWM output is caused to apply a high pulse to the gate of transistor Q1. The voltage of VPP is expected to fall due to the load of the feedback resistors R2 and R3.
This causes more charge to be added to the capacitor C2, in the manner described above, which increases the voltage of VPP. Thus, looking at
Also, looking at the trace shown in
Once a predetermined portion B of the waveform has elapsed which in this preferred embodiment is roughly 750 us. the Hvout1 output from the PSD0511 is set high, i.e. connected to VPP to create a discharge path for charge accumulated on a display driven by the circuit. This causes diode D2 to become forward-biased, and current flows through resistor R5 into capacitor C3. This discharges the VPP voltage from the display segments (which are connected to the HVout 2-15 pins) and from the capacitor C2. The voltage on capacitor C3 is limited to 6.2V by the zener diode ZD1 and therefore, after C3 has been charged up to 6.2V, the discharge current will be diverted through the zener diode ZD1.
In other preferred embodiments, the period B may be in the range of roughly 500 μs to 1 ms. In other preferred embodiments, the period B may be in the range of roughly 625 μs to roughly 875 μs.
Thus, it will be seen from the above description and by looking at
In the preferred embodiment being described the period C is roughly 200 μS. However, in other preferred embodiments, the period C may be in the range of roughly 50 μs to 350 μs. In other preferred embodiments, the period C may be in the range of roughly 125 μs to 325 μs.
While preferred embodiments of the present invention have been described above, it is to be understood that variations and modifications will be apparent to those skilled in the art without departing the scope and spirit of the present invention. The scope of the present invention, therefore, is to be determined solely by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
0804876.1 | Mar 2008 | GB | national |
0805606.1 | Mar 2008 | GB | national |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/GB2009/000685 | Mar 2009 | US |
Child | 12879082 | US |