Claims
- 1. A driving method for a display device, comprising the steps of:
- providing a display device having a plurality of pixels which are arranged with a delta arrangement having a number of lines twice that of horizontal scanning lines for one field of interlaced scanning video signals obtained by scanning every other line of an original image, wherein each horizontal scanning line has a pair of adjacent upper and lower lines, the pixels in each lower line being shifted horizontally by one-half of a pixel with respect to the pixels in the upper line;
- applying data voltages, which are obtained by sampling a video signal representing one horizontal scanning line by a first clock signal, the timing of which matches the number of pixels in the upper line and the arrangement of pixels in the upper line, to the corresponding pixels in the upper line of each pair of lines; and
- applying data voltages, which are obtained by sampling the same video signal representing the horizontal scanning line by a second clock signal the timing of which is shifted by 1/2 cycle from the first clock signal so as to match the number of pixels in the lower line and the shifted arrangement of pixels therein with respect to the upper line, to the corresponding pixels in the lower line of each pair of lines,
- thereby, one horizontal scanning line is displayed by using the pair of two adjacent upper and lower lines of pixels during one horizontal scanning period of the video signal, the operation being performed on all lines of pixels to complete the display of an image for one field;
- wherein said sampling of the same video signal representing the horizontal scanning line by the second clock signal so as to match the number of pixels in the lower line is done while applying the voltage previously obtained by sampling by the first clock signal to match the number of pixels in the upper line,
- and in a following field data voltages, which are obtained by sampling a video siqnal representing one horizontal scanning line composing a pair of upper and lower lines according to a first clock signal and a second clock signal the timing of the second clock signal is shifted by one-half cycle, are applied to the corresponding pixels in adjacent upper and lower lines of each pair of lines.
- 2. A driving device for a display device comprising:
- the display device for displaying a plurality of pixels arranged in a matrix form having a number of lines which is twice that of the number of horizontal scanning lines for one field of interlaced video signals obtained by scanning every other line of an original image and displaying a plurality of pixels of one frame by a set of said one field and a following field,
- wherein each horizontal scanning line comprises a pair of upper and lower lines, the pixels connected to each lower line being shifted horizontally by one half of a pixel with respect to the pixels connected to the upper line adjacent to the lower line; and
- said driving device further comprises a line driving circuit that sequentially specifies the lines of pixels to be driven accordance with the sequence of the lines, and a row driving circuit that, in one field, applied, to the corresponding pixels in the upper line of each pair of lines, data voltages obtained by sampling a video signal which represents picture signal in a horizontal scanning line by a first clock signal corresponding odd-numbered horizontal scanning line of the original image, the timing of which matches the number of pixels in the upper line, while the row driving circuit applies to the pixels in the lower line, data voltages obtained by sampling a video signal representing a horizontal scanning line by a second clock signal, the timing of which is shifted by 1/2cycle from said first clock signal;
- wherein, in the following field, the row driving circuit applies data voltages which are obtained by sampling a video signal representing a horizontal scanning line corresponding even-numbered horizontal scanning line of the original image; and
- wherein the driving device further comprises:
- a double speed converting circuit that holds a video signal representing one horizontal scanning line out of the supplied interlaced scanning video signals and outputs and thus held video signal by compressing its period to 1/2 of its original period, outputs a double speed horizontal synchronizing signal which is a train of pulses recurring at a frequency which has one-half of one horizontal scanning period, and outputs a vertical synchronizing signal directly without conversion; and a control circuit that controls the line driving circuit and the row driving circuit in accordance with a double speed horizontal synchronizing signal and vertical synchronizing signal supplied from the double speed converting circuit and supplies said clock signal to the row driving circuit.
- 3. A driving device for a display device as set forth in claim 2, wherein the row driving circuit comprising:
- a shift register for storing the compressed video signal representing one horizontal scanning line supplied from the double speed converting circuit;
- a sampling circuit for sampling the video signal held in the shift register in response to the clock signal supplied from the control circuit; and
- an output buffer for applying data voltages representing the video signal sampled by the sampling circuit to the corresponding pixels.
- 4. A driving device for display device as set forth in claim 2,
- wherein said sampling of the same video signal representing the horizontal scanning line by the second clock signal so as to match the number of pixels in the lower line is done while applying the voltage previously obtained by sampling by the first clock signal to match the number of pixel in the upper line.
Parent Case Info
This is a continuation of copending application Ser. No. 08/016,661 filed on Feb. 10, 1993, now abandoned which is a continuation of U.S. Ser. No. 07/659,211 filed Feb. 22, 1991, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0291252 |
Nov 1988 |
EPX |
0373897 |
Jun 1990 |
EPX |
53-68514 |
Jun 1978 |
JPX |
55-8157 |
Jan 1980 |
JPX |
60-257683 |
Dec 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Patent Abstracts of Japan, Publication No. JP2083584, Publication Date Mar. 23, 1990. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
16661 |
Feb 1993 |
|
Parent |
659211 |
Feb 1991 |
|