This application claims priority to and the benefit of Korean Patent Application No. 10-2004-0024876, filed on Apr. 12, 2004 in the Korean Intellectual Property Office, the entire content of which is incorporated herein by reference.
1. Field of the Invention
The present invention relates to a driving method of a plasma display panel (PDP) and driving apparatus thereof, and a plasma display.
2. Discussion of the Related Art
Various flat panel displays such as the liquid crystal display (LCD), the field emission display (FED), and the PDP have been developed. Of these, the PDP has higher resolution, a higher rate of emission efficiency, and a wider view angle. Accordingly, the PDP is in the spotlight as a substitute display for the conventional cathode ray tube (CRT), especially in the large-sized displays of greater than forty inches.
A PDP shows characters or images using plasma generated by gas discharge, and it may include more than hundreds of thousands to millions of pixels arranged in a matrix. A PDP can be categorized as a direct current (DC) PDP or an alternating current (AC) PDP according to an applied driving voltage waveform and discharge cell structure of the PDP.
Electrodes of the DC PDP are exposed in a discharge space and the current flows in the discharge space when a voltage is applied, and therefore the DC PDP is problematic in that it requires a resistor for current limitation. On the other hand, electrodes of the AC PDP are covered with a dielectric layer, so the current is limited because of natural formation of capacitance components, and the electrodes are protected from ion impulses in the case of discharging. As such, the AC PDP usually has a longer lifespan than that of the DC PDP.
As shown in
As shown in
As shown in
In the conventional driving method as shown in
As shown in
A voltage level of a last sustain pulse applied to the scan electrodes Y1 to Yn in the sustain period of the first subfield is substantially the same as that of a voltage of Vr of the reset period, and a voltage of (Vr-Vs) corresponding to a difference between the voltage of Vr and a sustain voltage Vs is applied to the sustain electrodes X1 to Xn. A discharge is generated from the scan electrodes Y1 to Yn to the address electrodes A1 to Am, and the sustain discharge is generated from the scan electrodes Y1 to Yn to the sustain electrodes X1 to Xn in the discharge cell selected in the address period by the wall voltage formed by the address discharge. The discharge corresponds to the discharge generated by a rising ramp voltage in the reset period of the first subfield. No discharge is generated in the discharge cell which is not selected because no address discharge has been generated.
In the reset period of the second subfield, a voltage of Vh is applied to the sustain electrodes X1 to Xn, and a ramp voltage gradually falling from the voltage of Vq to 0V is applied to the scan electrodes Y1 to Yn. That is, a voltage corresponding to the falling ramp voltage applied in the reset period of the first subfield is applied to the scan electrodes Y1 to Yn. A weak discharge is generated in the selected discharge cell and no discharge is generated in the discharge cell which is not selected in the first subfield.
In reset periods of the other subfields, a waveform corresponding to the waveform in the reset period of the second subfield is applied. In an eighth subfield, an erasing period is formed after a sustain period. In the erasing period, a ramp voltage gradually rising from 0V to a voltage of Ve is applied to the sustain electrodes X1 to Xn. The wall charges formed in the discharge cell are eliminated by the ramp voltage.
In the conventional waveform as shown in
In exemplary embodiments of the present invention, a driving method of a plasma display panel for preventing a misfiring discharge in the address period, a driving apparatus thereof, and a plasma display, are provided.
Additional features of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention.
In an exemplary embodiment according to the present invention, a method for driving a plasma display panel including a discharge space defined by a plurality of first electrodes and a plurality of second electrodes, is provided.
In the method, in an address period, a) a first scan pulse voltage is applied to at least two adjacent electrodes among the plurality of first electrodes, and b) a second scan pulse voltage, which is lower than the first scan pulse voltage, is applied to at least two other adjacent electrodes among the plurality of first electrodes, which are scanned later than the at least two adjacent electrodes.
In another exemplary embodiment according to the present invention, a method for driving a plasma display panel including discharge cells formed by a plurality of first electrodes and a plurality of second electrodes, is provided.
In the method, a) a voltage is applied to a predetermined electrode of the first electrodes and at least one of the second electrodes corresponding to the predetermined electrode so that a first voltage difference can be established in an address period of at least one of subfields including a reset period in which a voltage at the predetermined electrode is increased from a first voltage to a second voltage, wherein the voltage is then reduced, and b) another voltage is applied to the predetermined electrode of the first electrodes and at least one of the second electrodes corresponding to the predetermined electrode so that a second voltage difference which is greater than the first voltage difference can be established in an address period of at least another one of the subfields including a reset period in which the voltage at the predetermined electrode is reduced from a third voltage to a fourth voltage to discharge at least one of the discharge cells which was discharged in a sustain period of a previous one of the subfields. Also, in the address period of the at least one of the subfields, a voltage may be applied to an Ith electrode of the first electrodes and at least one of the second electrodes corresponding to the Ith electrode so that the first voltage difference can be established, and a voltage may be applied to a Jth electrode of the first electrodes, which is scanned later than the Ith electrode, and at least one of the second electrodes corresponding to the Jth electrode so that a third voltage difference which is greater than the first voltage difference can be established.
In yet another exemplary embodiment according to the present invention, a method for driving a plasma display panel including a discharge space defined by a plurality of first electrodes and a plurality of second electrodes, is provided. In an address period of at least one of a plurality of subfields forming a field, a first scan voltage is applied to at least one of the plurality of first electrodes, and a second scan pulse voltage, which is lower than the first scan pulse voltage, is applied to at least another one of the plurality of first electrodes, which is scanned later than the at least one of the first electrodes. In an address period of at least another one of the plurality of subfields forming the field, the first scan voltage is applied to the at least one of the plurality of first electrodes, and the second scan pulse voltage is applied to at least another one of the plurality of first electrodes, which is scanned later than the at least one of the first electrodes.
In yet another exemplary embodiment according to the present invention, an apparatus for driving a plasma display panel including a plurality of first electrodes, a plurality of second electrodes, a plurality of third electrodes, and a panel capacitor formed between the first, second, and third electrodes, is provided.
The apparatus includes a first switch and a second switch respectively having a first terminal coupled to a first terminal of the panel capacitor. The apparatus also includes a capacitor having a first terminal and a second terminal coupled between a second terminal of the first switch and a second terminal of the second switch and for charging a voltage of a first power source. In addition, the apparatus includes a third switch coupled between the second terminal of the capacitor and a second power source, and at least one zener diode coupled between the second terminal of the capacitor and the second power source. The apparatus may further include a fourth switch coupled between the second terminal of the capacitor and the at least one zener diode.
In yet another exemplary embodiment according to the present invention, a plasma display including a first substrate, a plurality of first electrodes and a plurality of second electrodes arranged on the first substrate in parallel, a second substrate facing the first substrate with a gap therebetween, and a driving circuit for supplying a driving voltage to the first, second, and third electrodes to discharge discharge cells formed by the first, second, and third electrodes, is provided.
The driving circuit applies a first scan pulse voltage to a predetermined electrode among the first electrodes in an address period of at least one of subfields having a reset period in which a voltage at the predetermined electrode is increased from a first voltage to a second voltage, wherein the voltage is then reduced. The driving circuit also applies a second scan pulse voltage, which is lower than the first scan pulse voltage, to the predetermined electrode among the first electrodes in an address period of at least another one of the subfields having a reset period in which the voltage at the predetermined electrode is gradually reduced from a third voltage to a fourth voltage to discharge at least one of the discharge cells, which was discharged in a sustain period of a previous one of the subfields.
The accompanying drawings, together with the specification, illustrate exemplary embodiments of the present invention, and, together with the description, serve to explain the principles of the present invention.
In the following detailed description, only certain exemplary embodiments of the present invention are shown and described, by way of illustration. As those skilled in the art would recognize, the described exemplary embodiments may be modified in various ways, all without departing from the spirit or scope of the present invention. Accordingly, the drawings and description are to be regarded as illustrative in nature, rather than restrictive.
There may be parts shown in the drawings, or parts not shown in the drawings, that are not discussed in the specification as they are not essential to a complete understanding of the invention. Like reference numerals designate like elements.
Exemplary embodiments of the present invention will now be described in detail with reference to the drawings.
Waveforms applied to address electrodes A1 to Am, sustain electrodes X1 to Xn, and scan electrodes Y1 to Yn will be described with reference to
As shown in
As shown in
A voltage gradually rising to a voltage of Vset is applied to the Y electrode in a reset period. Weak discharges are generated in discharge cells from the Y electrode to the X electrode and the A electrode, and therefore negative (−) wall charges are formed on the Y electrode. A ramp voltage gradually falling to a voltage of Vnf (negative voltage) is applied to the Y electrode while the X electrode is biased at a voltage of Ve. At this time, the weak discharges are generated from the X electrode and the A electrode to the Y electrode, and the wall charges formed on the X electrode, Y electrode, and the A electrode are substantially eliminated for a proper address operation.
The address period Pa is divided into two parts I and II, and a low scan pulse voltage sequentially applied to the Y electrode in a first period I is different from the low scan pulse voltage sequentially applied to the Y electrode in a second period II. That is, the low scan pulse voltage applied to the Y electrode in the second period II has a voltage level lower than that in the first period I.
As shown in
In the second period II of the address period, a voltage of Vscl2, which is lower than the low scan voltage Vscl1 sequentially applied to the Y electrode in the first period I, is applied as the low scan voltage. That is, a voltage difference between the low scan voltages applied in the first period I and the second period II is established to be ΔV. In the second period II, however, the address voltage of Va applied to the A electrode is substantially the same as that in the first period.
The first period I is an address period of a line which was previously addressed, and the second period II is an address period of a line which is later addressed in the address period. That is, the low scan voltage Vscl2 applied to the Y electrode of a cell which is later addressed is lower than the low scan voltage Vscl1 applied to the Y electrode of a cell which was previously addressed. Accordingly, a problem, that the wall charges (or priming particles) are further reduced in the cell which is later addressed after the reset period, is solved by the application of the low scan voltage Vscl2, which is lower than the low scan voltage Vscl1. That is, a problem that the address discharge is not generated because of the wall charge (or priming particle) loss is solved by applying the low scan voltage Vscl2 at a voltage level which is lower than that of the low scan voltage Vscl1 (the low scan voltage Vscl2 is applied to the Y electrode line in which the wall charges are further reduced because it is later scanned, and the low scan voltage Vscl1 is applied to the Y electrode line, which has previously been scanned).
In the sustain period, the selected cell in the address period is sustain-discharged by alternately applying a sustain-discharge pulse voltage Vs to the Y electrode and the X electrode. Driving waveforms that are substantially the same as those in the first subfield are applied in a second subfield.
While two different voltages Vscl1 and Vscl2 are applied as the low scan voltages Vscl in the first exemplary embodiment of the present invention, a plurality of low scan voltages having different voltage levels can be applied and therefore an even lower low scan voltage can be applied to the cell which is later addressed, and this can cause the same or similar effect.
As shown in
In the reset period Prm of a first subfield, wall charges are properly established for the address operation by applying the rising waveform and the falling waveform to the Y electrode in a manner similar to that of the reset period of the first exemplary embodiment of the present invention. In
In the address period, the low scan voltage Vscl1 is sequentially applied to the Y electrode while the Y electrode is biased at a predetermined voltage Vsch. At this time, an address discharge is properly generated by applying a voltage which is lower than the voltage of Vnf, which is applied last in the main reset period Prm, as the low scan voltage Vscl1. Accordingly, the address voltage Va applied to the A electrode is reduced.
In the sustain period, a sustain discharge is generated by alternately applying a sustain discharge pulse voltage Vs to the Y electrode and the X electrode.
At this time, a last sustain pulse voltage level applied to the Y electrode in the sustain period of the first subfield corresponds to the voltage of Vs, and a ground voltage 0V is applied to the X electrode. In the discharge cell selected in the address period Pa, a discharge is generated from the Y electrode to the A electrode by the wall voltage formed by the address discharge, and a sustain-discharge is generated from the Y electrode to the X electrode. The discharge corresponds to the discharge generated by the rising ramp voltage in the reset period Prm of the first subfield. No discharge is generated in the cell which is not selected because the address discharge has not been generated.
A ramp voltage gradually falling from the voltage of Vs to the voltage of Vnf (negative voltage) is applied to the Y electrode while the voltage of Ve is applied to the X electrode in the reset period Prs of the second subfield. That is, a voltage corresponding to the falling ramp voltage applied in the reset period of the first subfield is applied to the Y electrode. A weak discharge is generated in the discharge cell selected in the first subfield, and no discharge is generated in the discharge cell which is not selected. The reset period Prs of the second subfield substantially corresponds to the conventional waveform shown in
In an address period Pa′ of the second subfield, the low scan voltage Vscl2 is sequentially applied to the Y electrode line while the predetermined voltage of Vsch is applied to the Y electrode. At this time, the low scan voltage Vscl2 applied to the Y electrode in the address period of the second subfield is lower than the low scan voltage Vscl1 applied to the Y electrode in the address period of the first subfield. The address voltage Va applied to the A electrode in the second subfield corresponds to the address voltage Va applied to the A electrode in the first subfield. That is, a difference between the low scan voltage Vscl2 applied to the Y electrode in the second subfield and the low scan voltage Vscl1 applied to the Y electrode in the first subfield is established to be ΔV.
As shown, the low scan voltage Vscl2, which is applied in the address period of a subfield (second subfield) having the sub-reset period Prs for generating the reset discharge in the cell which was discharged in the sustain period of a previous subfield, has a voltage level lower than that of the low scan voltage Vscl1, which is applied in the address period of a subfield (first subfield) having the main reset period. Accordingly, the wall charge loss is compensated because the reset discharge is not generated in the second subfield when the cell which is not selected in the first subfield is selected in the second subfield. That is, a misfiring discharge in the address period caused by the loss of the wall charges (or priming particles) is prevented by applying a voltage, which is lower than Vscl1, as the low scan voltage Vscl2 applied in the subfield having the sub-reset period Prs.
A sustain-discharge is generated by alternately applying a sustain-discharge pulse voltage Vs to the Y electrode and the X electrode in the sustain period of the second subfield.
While voltages that are substantially the same as the low scan pulse voltage Vscl1 applied in the first subfield are applied to the scan lines (Y electrode lines) in the second exemplary embodiment of the present invention, a voltage which is lower than the low scan pulse voltage Vscl1 is applied to scan lines which are scanned later in a manner similar to that of the first exemplary embodiment of the present invention for the purpose of reducing or eliminating the misfiring discharge caused by the wall charge loss. While voltages that are substantially the same as the low scan pulse voltage Vscl2 applied in the second subfield are applied to the scan lines (Y electrode lines) in the second exemplary embodiment of the present invention, a voltage which is lower than the low scan pulse voltage Vscl2 can also be applied to the scan lines which are scanned later, and therefore the misfiring discharge caused by the wall charge loss can be substantially eliminated.
A driver of the plasma display panel for applying low scan pulse voltages Vscl1 and Vscl2 in the first and the second exemplary embodiments of the present invention will be described. That is, a driver of the plasma display panel for generating two low scan pulse voltages having two different voltage levels using a single power source will be described.
As shown in
The first terminal of the panel capacitor is coupled to first terminals of the switches Ysch and Yscl in parallel, and the capacitor Csc is coupled between second terminals of the switches Ysch and Yscl. Here, the capacitor Csc is charged with the high scan voltage Vsch in the address period. The switches Yscl1 and Yscl2 are coupled in parallel between a power source of Vscl1 and a node between the capacitor Csc and the switch Yscl. The zener diodes D1, D2 . . . Dn are coupled in series between the switch Yscl2 and the power source of Vscl1.
A method for applying the low scan voltages Vscl1 and Vscl2 to the Y electrode (the first terminal of the panel capacitor) in the driver of the plasma display panel shown in
The capacitor Csc is charged with the voltage of Vsch in the address period. Accordingly, the high scan voltage Vsch is applied to the first terminal of the panel capacitor (Y electrode) when the switch Ysch is turned on.
The switches Yscl and Yscl1 are turned on in order to apply the low scan pulse voltage Vscl1. The low scan pulse voltage Vscl1 is applied to the first terminal of the panel capacitor (Y electrode).
The switches Yscl and Yscl2 are turned on in order to apply the low scan pulse voltage Vscl2. At this time, a voltage of (Vscl1+n*dVDiode) is applied to the first terminal of the panel capacitor (Y electrode) when a voltage which is greater than a breakdown voltage dVDiode is applied to the zener diodes D1, D2 . . . Dn. As described, the low scan pulse voltage Vscl2 is formed by using the breakdown voltage dVDiode of the zener diode and the power of Vscl1. The zener diodes D1, D2 . . . Dn having a proper breakdown voltage dVDiode are selected so that (Vscl2=Vscl1+n*dVDiode) can be established.
The low scan voltages Vscl1 and Vscl2 are realized by using one power source of Vscl1 in the driver of the plasma display panel according to the first and the second exemplary embodiments of the present invention, and the low scan voltages Vscl1 and Vscl2 are applied by proper switching operations of the switches Ysch, Yscl, Yscl1, and Yscl2 in the like manner shown in
A plasma display of
Since waveforms during a reset period (Prm), an address period (Pa) and a sustain period (Ps) in a first subfield of
It can be seen in
The misfiring discharge caused by the wall charge loss can be reduced or prevented by a second low scan pulse voltage, which is lower than a first low pulse scan voltage, applied in the address period in the cell where the wall charges (or priming particles) are damaged.
While this invention has been described in connection with certain exemplary embodiments, it is to be understood that the present invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims, and equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
10-2004-0024876 | Apr 2004 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
4866349 | Weber et al. | Sep 1989 | A |
6294875 | Kurata et al. | Sep 2001 | B1 |
6686912 | Kishi et al. | Feb 2004 | B1 |
6809708 | Kanazawa et al. | Oct 2004 | B2 |
6903515 | Kwak et al. | Jun 2005 | B2 |
20020097237 | Tomio et al. | Jul 2002 | A1 |
20030001512 | Awamoto et al. | Jan 2003 | A1 |
20030006945 | Lim et al. | Jan 2003 | A1 |
20030169216 | Chung et al. | Sep 2003 | A1 |
Number | Date | Country |
---|---|---|
2003-0072799 | Sep 2003 | KR |
Number | Date | Country | |
---|---|---|---|
20050225510 A1 | Oct 2005 | US |