Embodiments of the present invention relate to device for driving several light sources. The light sources may in particular be LEDs arranged in a matrix structure (LED array).
An embodiment relates to a device for driving several light sources comprising:
Embodiments are shown and illustrated with reference to the drawings. The drawings serve to illustrate the basic principle, so that only aspects necessary for understanding the basic principle are illustrated. The drawings are not to scale. In the drawings the same reference characters denote like features.
Light sources, e.g., semiconductor light sources, LEDs (light emitting diodes), may be arranged together as an array. The array of light sources may be arranged on top of a semiconductor device (array) that is arranged as a control circuit for the light sources. The light sources may be mounted onto the semiconductor device. In case the semiconductor device provides a current source for each light source, such current source may have to be driven individually to allow controlling the respective light source.
The semiconductor device 102 may comprise at least one of the following:
For such purpose, the semiconductor device 102 may comprise an array of silicon cells, wherein each silicon cell (also referred to as pixel cell) may comprise a current source, which may be directly connected to an LED of the LED array 101. In addition, the semiconductor device 102 may comprise a common circuitry.
The common circuitry 203 may in particular comprise a serial interface for accessing the LEDs of the matrix 201, e.g., one register for configuration purposes, a reference current generator, a reference voltage generator and a temperature sensor.
The matrix 201 may comprise an arbitrary number of LEDs (pixels) arranged in columns and rows. The matrix 201 may comprise, e.g., 256 or 1024 LEDs. In the example shown in
It is noted that LED is mentioned as an example for a light source. It may be an option to use any kind of light source, in particular semiconductor light source. It is another option that each light source may be a module comprising at least two semiconductor light sources.
The common circuitry 203 may be arranged in an area adjacent or distant to the LED driver matrix 202.
In an exemplary application, each pixel of the LED array 101 may consume a surface area amounting to, e.g., less than 150 μm2. This value is only an exemplary value for an area. Any area suitable for a predetermined resolution of the LED array 101 may be selected. The semiconductor light source may be arranged in the middle of each pixel cell. Adjacent pixel cells may have a gap between light sources amounting to less than 150 μm. Each LED may have one contact connected to the LED driver matrix 202 and one contact connected to a common contact, e.g., GND. This is an exemplary scenario; other dimensions, distances and connections may apply accordingly.
With each LED being mounted directly on top of the semiconductor device, each current source is placed in an area defined by the surface area of the pixel cell. In the example provided above, the area amounts to
150 μm·150 μm=0.022500 mm2.
For increasing the resolution in x- and y-dimensions (e.g., 0.5°) of the light at long distance and for avoiding extra mechanical components for beam leveling adjustment, a short pitch between the pixel cells is beneficial. In the example provided above, the pitch between pixel cells may be less than 150 μm.
Due to the compact arrangement, a high amount of heat sources may generate different temperatures, which may influence temperature gradients and hence lead to a mismatch between pixels.
In addition, the output of each current source per pixel cell may not be directly accessible as the LED driver matrix is directly connected to the LEDs.
Hence, a solution is required that provides at least one of the following:
Each current source 301 to 303 may be an NMOS power stage with its drain connected to a supply voltage Vcc and with its source connected toward the respective LED 304 to 306. The gate of each NMOS power stage may be controlled via an error amplifier 307 to 309.
The respective error amplifier 307 to 309 may be used to control the output current using an internal reference current. The error amplifier 307 to 309 can be enabled by a digital or by an analog signal.
An LED driver matrix may thus comprise a huge number of current sources and/or switches on the area available for a pixel cell (in case the LED driver matrix is below the LED array).
Examples presented herein in particular show how an efficient solution for the LED array and the underlying LED driver matrix may be realized even if the LED driver matrix is arranged on a silicon semiconductor device (e.g., single chip). Examples provided in particular cope with a high number of heat sources as well as heat gradients between current sources of the pixel cells.
Examples presented herein allow providing an LED driver matrix comprising in particular at least one of the following:
This may in particular be achieved by distributing a control logic between a common circuitry and the LED driver matrix, both integrated on a semiconductor device. The common circuitry may be arranged adjacent to the LED driver matrix and the LED driver matrix may take the same surface area than the LED array, which can be arranged on top of the LED driver matrix as explained above.
As an option, the common circuitry may be arranged in an area adjacent or distant to the LED driver matrix.
A challenge is how to efficiently drive the current sources, wherein one current source is placed (or associated with) a pixel cell. As shown in the example described above, the distance between two pixel cells (e.g., less than 150 μm) may set forth limiting restrictions, which makes it difficult to electrically connect all current sources that are arranged below their associated light sources such that they can be driven by the common circuitry of the semiconductor device.
The data signal Data_i is a sequence of binary signals (e.g., “0” and “1”) that are conveyed to a shift register. Each cell of the shift register may comprise a D-flip-flop, i.e. a D-flip-flop 401 for pixel n and a D-flip-flop 402 for pixel n+1. The data signal Data_i is connected to the D-input of the D-flip-flop 401, the Q-output of the D-flip-flop 401 is connected to the D-input of the D-flip-flop 402. Both D-flip-flops 401, 402 are also driven by the clock signal CLK.
Hence, a sequence of “0” and “1” values may be conveyed to the D-flip-flops 401, 402, wherein with each clock cycle (rising edge) of the clock signal CLK, the actual value stored in the D-flip-flop 401 is shifted to the subsequent D-flip-flop 402 and the next value provided by the data signal Data_i is stored in the D-flip-flop 401.
According to the example shown in
A light source, e.g., LED, for pixel n is driven via a terminal 404 of a register, e.g., a D-flip-flop 403, and a light source, e.g. LED, for the pixel n+1 is driven via a terminal 406 of a register, e.g., a D-flip-flop 405. The D-input of the D-flip-flop 403 is connected to the Q-output of the D-flip-flop 401 and the D-input of the D-flip-flop 405 is connected to the Q-output of the D-flip-flop 402. The enable (or clock) inputs of both D-flip-flops 403, 405 are connected to the update signal UPD. When the update signal UPD becomes “1” the value stored in the D-flip-flop 401 becomes visible at the Q-output of the D-flip-flop 403 and hence is used to drive the light source for this pixel n. Accordingly, the value stored in the D-flip-flop 402 becomes visible at the Q-output of the D-flip-flop 405 and hence is used to drive the light source of pixel n+1.
Hence, the shift register exemplary shown in
The frequency of the clock signal CLK may advantageously be high enough to fill the shift registers for such sequence of pixels before the update signal UPD is activated and before the values stored at that time in the respective shift register are used to control the pixels of this sequence, e.g., column or row of the matrix of pixels. Hence, a high refresh rate for each pixel may result in a high resolution of a PWM dimming. Therefore, a high clock frequency may be advantageous to store the information in the flip-flop of the shift-register before triggering the update signal.
Advantageously, by providing registers (e.g., D-flip-flops according to
It is noted that any sort of register or memory may be used to achieve the result described above. The register may be a flip-flop, a latch, register or any other element with a memorizing functionality.
The pixel cell 501 may correspond to a portion of the semiconductor device having the surface area of a pixel of the LED array. The pixel cell 501 may provide a terminal Out that can be connected to the light source, e.g., an LED 505 of the LED array. The light source may be directly mounted onto the semiconductor device, e.g., above the pixel cell 501. Hence, the LED mounted on the semiconductor device can be regarded as an integral part of the pixel cell. As an option, the term pixel cell may refer to the piece of the semiconductor device that is associated with a single LED, which may be mounted onto this piece of the semiconductor device. It is noted that the pixel cell 501 may be part of the semiconductor device 102, in particular the LED driver matrix 202. In one embodiment, the pixel cell 501 may correspond to the LED driver matrix 202 according to
The driver 503 is supplied by a voltage Vcp and a voltage Vcc. Also, a reference current Iref is conveyed to the driver 503. The reference current Iref may be supplied by the common circuitry 203, e.g., via a current source arranged with this common circuitry 203. The driver 503 is connected to ground (also referred to as Vss).
In addition, the driver 503 receives a signal 506 from the pixel addressing block 502 and supplies its output signal to drive the respective light source via a node 508. The node 508 is connected to the terminal Out.
The pixel addressing block 502 obtains the update signal UPD, the data signal Data_i and the clock signal CLK. It provides the data signal Data_i+1 for a subsequent pixel cell (or for the common circuitry if there is no subsequent pixel cell).
Further, the pixel addressing block 502 supplies the signal 506 to the driver 503. The basic functionality of the pixel addressing block 502 is explained with regard to
If the pixel cell 501 is equipped with a diagnosis functionality, a diagnosis signal Diag may be provided to the pixel addressing block 502 of the pixel cell 501. In such scenario, the node 508 is also connected to the comparator 504 and a result processed by the comparator 504 is conveyed as a signal 507 to the pixel addressing block 502. The comparator 504 is also connected to the voltage Vcc and to ground Vss.
As an option, all connections to/from the pixel cell 501 may be with the common circuitry, except for the terminal Out, which is connected to the LED 505 that may be mounted on top of the pixel cell 501.
Hereinafter, the pixel addressing block 502, the driver 503 and the comparator 504 are explained in more detail.
In addition to
If the value supplied to the input 703 is “0”, the signal Data_i is conveyed to the D-input of the D-flip-flop 401, if the value is “1”, the signal 507 is conveyed to the D-input of the D-flip-flop 401.
The diagnosis signal Diag is conveyed to the first entry of an AND-gate 701 and the second entry of the AND-gate 701 is connected to the Q-output of the D-flip-flop 403. The output of the AND-gate 701 is connected with the input 703 of the multiplexer 702.
According to this example, if the signal Diag is “1” and the Q-output of the D-flip-flop 403 is “1”, the signal 507 is selected by the multiplexer 703 to be connected to the D-input of the D-flip-flop 401. Otherwise, i.e. in case at least one of the inputs of the AND-gate 701 is “0”, the signal Data_i is selected by the multiplexer 703 to be connected to the D-input of the D-flip-flop 401.
The Q-output of the D-flip-flop 403 conveys the signal 506 to the driver 503. The Q-output of the D-flip-flop 401 provides the subsequent data signal Data_i+1.
The source of the MOSFET 805 is connected to ground Vss. The voltage Vcp is conveyed via a current source 801 to a terminal 808 of a current mirror 804. Also, the voltage Vcp is connected via a current source 803 to a terminal 810 of the current mirror 804. The terminal 810 is connected to the gate of the MOSFET 806. A terminal 809 of the current mirror 804 is connected via a current source 802 to ground Vss. A terminal 811 of the current mirror 804 is connected to the node 508, which is also connected to the terminal Out.
The current sources 801 to 803 each reflects a bias current.
The current mirror 804 comprises two npn-transistors 812 and 813. The collector of the transistor 812 is connected to the terminal 808 and to the base of the transistor 812 as well as to the base of the transistor 813. The emitter of the transistor 812 is connected to the terminal 809. The collector of the transistor 813 is connected to the terminal 810 and the emitter of the transistor 813 is connected to the terminal 811.
The voltage Vcc is connected to the drain of the MOSFET 806 and to the drain of the MOSFET 807. The reference current Iref is conveyed to the source of the MOSFET 806 and to the terminal 809 of the current mirror 804. The source of the MOSFET 807 is connected to the node 508.
The MOSFET 807 acts as an NMOS power stage and the MOSFET 806 acts as an NMOS sense cell. The gate-source voltage of the MOSFET 807 is regulated via the current mirror 804 based on the reference current Iref and a predetermined KILIS-factor (amounting, e.g., to 50).
The KILIS-factor refers to a ratio between a load current and a sense current. The load current is KILIS-times higher than the sense current.
The driver topology may be beneficial for reducing power dissipation of the cell by providing a low voltage drop across the power stage at a high current.
The reference current Iref may be provided by the common circuitry for all pixel cells. Hence, the reference current Iref is generated remote to the heat sources of the pixel cells. The current may be mirrored per pixel cell, per row of pixel cells and/or per column of pixel cells.
Thus, generating the reference current Iref for the current mirror 804 outside the driver 503 bears in particular the advantage that the area required on the semiconductor device required for the pixel cell can be further reduced. It is another advantage that the reference current Iref is substantially identical for all the pixel cells.
Hence, any influence of the power dissipation of the pixel cells has a limited impact on adjacent pixel cells resulting in a high accuracy of the output current per pixel cell.
It is an option that the power stage is designed with a KILIS-factor amounting to 4:200, i.e. the NMOS sense stage comprises 4 cells with each of these cells being mirrored with 50 cells of the power stage. These 4 cells may be arranged in the layout in a cross-coupled configuration to reduce the impact of different temperature gradients.
The driver shown in
The node 508 is also connected to the comparator 504, i.e. to the gate of an n-channel MOSFET 905 and to the gate of a p-channel MOSFET 906 (both gates are connected with each other). The signal 507 is supplied via the drain of the MOSFET 905. The drain of the MOSFET 905 is connected via a current source 901 to the voltage Vcc. The drain of the MOSFET 906 is connected via a current source 903 to the voltage Vcc. The source of the MOSFET 905 is connected to the drain of an n-channel MOSFET 907. The source of the MOSFET 907 is connected via a current source 902 to ground Vss. The source of the MOSFET 906 is connected to the gate of the MOSFET 907. Also, the source of the MOSFET 906 is connected via a current source 904 to ground Vss.
The current sources 901 to 904 each reflect bias currents.
The diagnosis functionality shown in the pixel addressing block 502 according to
The comparator 504 may be arranged as a window comparator capable of detecting both conditions, i.e. open-load as well as short-circuit. Advantageously, the comparator 504 only requires a small area on the chip. The pixel addressing block 502 is arranged to select via the multiplexer 702 the output 507 of the comparator 504 instead of the data signal Data_i.
Hence, the status of the output 507 (indicating whether the pixel cell works within predefined parameters or shows an open-load or a short-circuit condition) is loaded into the shift register and can be read from the shift register (after a predetermined number of clock cycles).
For example, a data frame of 256 bits with only the pixel which has to be checked is fed into the shift register and the diagnosis signal Diag is enabled (i.e. set to “1”) for this pixel cell to be checked. The multiplexer 702 of this pixel cell does not convey the data signal Data_i of the previous pixel cell, but the output 507 of the comparator 504. Another data frame of 256 bits is supplied to convey the diagnosis information from the shift register 401 to the common circuitry and to a microcontroller that may process this diagnosis information.
Hence, it can be determined whether the pixel cell to be diagnosed works within predefined parameters (indicated by logic “0”) or suffers from open-load or a short-circuit to ground issues (indicated by logic “1”).
This routine may be repeated 256 times to check all the pixel cells.
The comparator 504 provides a “high” digital logic information in case the output voltage is too high (open load) or too low (short-circuit to ground). The reference voltages used are the threshold voltage of the MOSFET 905 and of the MOSFET 906.
As soon as the voltage at the node 508 (which corresponds to the voltage across the LED 505 is lower than a predetermined threshold, the MOSFET 905 is switched off and the current provided by current source 901 pulls up the signal 507 results in a logic “1” to be stored in the D-flip-flop 401.
As soon as the voltage at the node 508 is higher than a voltage Vcc-Vth (Vth being the threshold voltage, in this example of the MOSFET), the MOSFET 906 is switched off and the current provided by the current source 904 pulls down the gate of the MOSFET 907 (thereby being switched oft) and therefore the current of the current source 901 pulls up the signal 507 resulting in a logic “1” to be stored in the D-flip-flop 401.
In normal operation (i.e. the voltage at the node 508 being not zero or too high), the MOSFET 905 is switched on and the MOSFET 906 is switched on, which results in the MOSFET 907 being switched on. The current provided by the current source 902 is higher than the current provided by the current source 901 to pull down the signal 507 to logic “0”. Also, the current by the current source 903 is higher than the current provided by the current source 904 so that the MOSFET 907 is on and to allow the left branch to enable (pulling down the signal 507). Hence the signal logic “0” is stored in the D-flip-flop 401.
Hence, with only a few MOSFETs the comparator 504 is able to generate the signal 507 amounting to logic “1” in case the voltage at the node 508 is lower than the predetermined threshold (which allows detecting of a short-circuit to ground) or in case the voltage at the node 508 is higher than the voltage Vcc-Vth (which allows detecting of an open load condition).
Hence, each pixel of the matrix of LEDs (see
The examples suggested herein may in particular be based on at least one of the following solutions. In particular combinations of the following features could be utilized in order to reach a desired result. The features of the method could be combined with any feature(s) of the device, apparatus or system or vice versa.
A device for driving several light sources is suggested, said device comprising:
The flip-flop (also referred to as latch) is a circuit that has two stable states and can be used to store state information. The circuit can be made to change state by signals applied to one or more control inputs and it may have at least one output. The flip-flop is a basic storage element that can be used in a sequential logic.
It is noted that the register can be realized as a flip-flop. The register may be any means to store information; the information stored may in particular (only) be used to control the light source, wherein the light source may be directly or indirectly connected to the output of the register. For such purpose, the register may comprise an input to which the update signal may be applied; an active update signal may then result in the input of the register to be conveyed to its output for controlling the light source connected to the output of the register accordingly. Applying the update signal to several registers at the same time, leads to controlling several light sources, each supplied via an output of a separate register at such time; the output to drive the respective light sources stem from the flip-flops to which the data signal has been conveyed via several cycles of the clock signal.
It is further noted that the flip-flops of the shift register are filled with the data signal based on the clock signal as follows: the data signal comprises a stream of “0” and “1” values, where are sequentially conveyed to the shift register: a first clock signal allows entering the first value of the data signal in the first flip-flop of the shift register. With a second clock signal, the first value of the data signal is conveyed from the first flip-flop to the second flip-flop of the shift register and the second value of the data signal is stored in the first flip-flop. Hence, the stream of “0” or “1” values is subsequently conveyed through the at least two flip-flops of the shift registers, wherein each clock cycle, e.g., a rising edge of the clock signal, triggers the shift operation.
Hence, the approach allows for a matrix device that comprises a (shift)-register functionality for individually accessing pixels of a matrix, each pixel comprising a light source. This shift-register allows a serial-to-parallel conversion in addressing the pixels based on the clock signal.
In an embodiment, the flip-flop is a D-flip-flop and the register is an additional D-flip-flop, wherein the update signal is conveyed to the clock terminal of the additional D-flip-flop.
In an embodiment, the several light sources are arranged in matrix structure, said matrix comprising at least two rows and at least two columns.
In an embodiment, a cell of the shift register is associated with each light source of the matrix.
In an embodiment, the cells of the shift register are part of a semiconductor device, on top of which the matrix structure comprising the several light sources is arranged.
In an embodiment, the cells of the shift register are part of a semiconductor device, wherein the matrix structure comprising the several light sources is arranged adjacent to the semiconductor device.
Hence, the matrix structure and the semiconductor device can be located adjacent, side by side or in the vicinity of each other.
In an embodiment, the semiconductor device comprises a driver for each light source of the matrix structure.
In an embodiment, the driver for each light source of the matrix structure comprises a current mirror that is supplied with at least one reference current.
In an embodiment, at least one reference current is generated at a common area of the semiconductor device and supplied to all drivers for the light sources of the matrix structure.
In an embodiment, the cell of the shift register and the driver associated with a single light source of the matrix are arranged on a surface area having a size that corresponds to the size of the surface area of the single light source of the matrix.
Hence, the driver and the cell of the shift register that are in place for the individual light source may be arranged on the semiconductor device below the light source but not requiring more than the surface area on the semiconductor device that corresponds to the surface area of this light source. This allows providing the matrix of light sources (e.g., LED matrix) mounted on top of the semiconductor device and connecting the light sources of the matrix structure to their respective cells.
The solution presented herein hence allows an area efficient implementation of the components on the semiconductor device that are required to operate the single light source of the matrix structure.
The driver may comprise a current source and/or a current mirror for driving an individual light source.
The cell of the shift register may be part of a pixel addressing block as described herein.
In an embodiment, the semiconductor device comprises a common circuitry for the light sources of the matrix structure.
In an embodiment, the common circuitry is arranged in an area adjacent the shift register.
In an embodiment, each light source comprises at least one semiconductor light source, in particular at least one LED.
In an embodiment, the device is an integrated circuit, in particular realized as a single chip.
In an embodiment, a system comprising a device as described herein may be provided, such device being a semiconductor device comprising
Although various exemplary embodiments of the invention have been disclosed, it will be apparent to those skilled in the art that various changes and modifications can he made which will achieve some of the advantages of the invention without departing from the spirit and scope of the invention. It will be obvious to those reasonably skilled in the art that other components performing the same functions may be suitably substituted. It should be mentioned that features explained with reference to a specific figure may be combined with features of other figures, even in those cases in which this has not explicitly been mentioned. Further, the methods of the invention may be achieved in either all software implementations, using the appropriate processor instructions, or in hybrid implementations that utilize a combination of hardware logic and software logic to achieve the same results. Such modifications to the inventive concept are intended to be covered by the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5184114 | Brown | Feb 1993 | A |
5798535 | Huang et al. | Aug 1998 | A |
5866922 | Huang et al. | Feb 1999 | A |
6380687 | Yamazaki | Apr 2002 | B1 |
6806497 | Jo | Oct 2004 | B2 |
7265572 | Osada | Sep 2007 | B2 |
7271791 | Yamazaki | Sep 2007 | B2 |
7274351 | Washio | Sep 2007 | B2 |
7372440 | Ota | May 2008 | B2 |
7518393 | Shirasaki et al. | Apr 2009 | B2 |
7525530 | Takafuji et al. | Apr 2009 | B2 |
7602215 | Osame | Oct 2009 | B2 |
8169163 | Kang | May 2012 | B2 |
8188942 | Yoo et al. | May 2012 | B2 |
8199074 | Wang et al. | Jun 2012 | B2 |
8242496 | Yamazaki | Aug 2012 | B2 |
8314756 | Rankov | Nov 2012 | B2 |
8692758 | Matsuda | Apr 2014 | B2 |
9124260 | Furuta | Sep 2015 | B2 |
9299302 | Washio | Mar 2016 | B2 |
9355596 | Shin et al. | May 2016 | B2 |
9361823 | Takahama | Jun 2016 | B2 |
20030132447 | Yukimoto | Jul 2003 | A1 |
20040008072 | Kimura et al. | Jan 2004 | A1 |
20050088380 | Bulovic et al. | Apr 2005 | A1 |
20050200291 | Naugler, Jr. et al. | Sep 2005 | A1 |
20050206606 | Takafuji et al. | Sep 2005 | A1 |
20050245046 | Takafuji et al. | Nov 2005 | A1 |
20050285822 | Reddy et al. | Dec 2005 | A1 |
20060007076 | Sheats et al. | Jan 2006 | A1 |
20060007204 | Reddy et al. | Jan 2006 | A1 |
20060007205 | Reddy et al. | Jan 2006 | A1 |
20060007206 | Reddy et al. | Jan 2006 | A1 |
20060007248 | Reddy et al. | Jan 2006 | A1 |
20060007249 | Reddy et al. | Jan 2006 | A1 |
20060064612 | Knapp et al. | Mar 2006 | A1 |
20070008297 | Bassetti | Jan 2007 | A1 |
20070171271 | Wey et al. | Jul 2007 | A1 |
20080111888 | Tewinkle et al. | May 2008 | A1 |
20080284714 | Wu et al. | Nov 2008 | A1 |
20090033643 | Schmidt et al. | Feb 2009 | A1 |
20090191671 | Takafuji et al. | Jul 2009 | A1 |
20090251391 | Ng et al. | Oct 2009 | A1 |
20090269907 | Takafuji et al. | Oct 2009 | A1 |
20100144073 | Louwsma et al. | Jun 2010 | A1 |
20100164844 | Lin et al. | Jul 2010 | A1 |
20100188720 | Nakamura et al. | Jul 2010 | A1 |
20100201275 | Cok et al. | Aug 2010 | A1 |
20100213467 | Lee et al. | Aug 2010 | A1 |
20100277400 | Jeong | Nov 2010 | A1 |
20100328288 | Kimura et al. | Dec 2010 | A1 |
20110122172 | Tanigawa et al. | May 2011 | A1 |
20110133673 | Ryu et al. | Jun 2011 | A1 |
20110242027 | Chang | Oct 2011 | A1 |
20140070188 | Park et al. | Mar 2014 | A1 |
20140093252 | Yamashita et al. | Apr 2014 | A1 |
20160262232 | Fukui et al. | Sep 2016 | A1 |
20170238385 | Sasaki et al. | Aug 2017 | A1 |
Number | Date | Country |
---|---|---|
2752105 | May 1979 | DE |
3813664 | Nov 1988 | DE |
3931262 | Mar 1991 | DE |
202012104937 | Jan 2013 | DE |
0180479 | May 1986 | EP |
0282653 | Sep 1988 | EP |
0335553 | Oct 1989 | EP |
0504575 | Sep 1992 | EP |
0683526 | Nov 1995 | EP |
0683527 | Nov 1995 | EP |
0702347 | Mar 1996 | EP |
0785580 | Jul 1997 | EP |
0899620 | Mar 1999 | EP |
2065781 | Jun 2009 | EP |
2211386 | Jul 2010 | EP |
2387021 | Nov 2011 | EP |
2763174 | Aug 2014 | EP |
9001803 | Feb 1990 | WO |
9200196 | Jan 1992 | WO |
2004053824 | Jun 2004 | WO |
2005081810 | Sep 2005 | WO |
2006010615 | Feb 2006 | WO |
2006113922 | Oct 2006 | WO |
2006121914 | Nov 2006 | WO |
2010046638 | Apr 2010 | WO |
2010091380 | Aug 2010 | WO |
2013170460 | Nov 2013 | WO |
2014033671 | Mar 2014 | WO |
2014099499 | Jun 2014 | WO |
Entry |
---|
U.S. Appl. No. 14/719,035, by Andrea Scenini, filed May 21, 2015. |
Response to Office Action dated Jul. 7, 2016, from U.S. Appl. No. 14/719,035, filed Nov. 7, 2016, 11 pp. |
U.S. Appl. No. 15/355,779, filed Nov. 18, 2016, by Andrea Scenini. |
Office Action from U.S. Appl. No. 14/719,035, dated Jul. 7, 2016, 15 pp. |
Final Office Action from U.S. Appl. No. 14/719,035, dated Feb. 23, 2017, 16 pp. |
Response to Final Office Action dated Feb. 23, 2017, from U.S. Appl. No. 14/719,035, filed Apr. 19, 2017, 7 pp. |
Notice of Allowance from U.S. Appl. No. 14/719,035, dated Jun. 7, 2017, 12 pp. |
Number | Date | Country | |
---|---|---|---|
20160345397 A1 | Nov 2016 | US |