Embodiments of the present invention will be described below with reference to the accompanying drawings. In each of the following embodiments, the same reference numerals are assigned to elements having the same functions for omitting duplicate description thereof.
The input selector 103 includes switches 103a to 103f for exchanging the sites where the image signal voltages from the respective D/A converters 101, 102 are to be input between the amplifiers 104 and 105 and the amplifiers 105 and 104. The input selector 103 also includes switches 103g and 103h for allowing the input terminals of the amplifiers 104, 105 to be once grounded in reversing the polarities of the image signal voltages to be input to the amplifiers 104, 105, respectively.
Though it is preferable to use high voltage transistors having a high breakdown voltage of, for example, AVDD minus NVDD or the like as the switches 103a to 103f, appropriate setting of ON/OFF timing and appropriate level shifting of control signals enable the use of low voltage transistors having, for example, one half of the above breakdown voltage as the switches 103a to 103f.
Each amplifier 104, 105 is composed of, for example, an operational amplifier and outputs a driving voltage having the same polarity as an input image signal voltage when power supply voltages (POW_PP, POW_PN, POW_NP, POW_NN) corresponding to the polarities of the input image signal voltages are supplied.
The power supply circuit 110 includes, as shown in
The output selector 106 shown in
The distributing circuit 107, which is provided at, for example, a liquid crystal panel, applies driving voltages input through the output pads OUT1 and OUT2 to the source lines sequentially.
An operation of the thus structured driving voltage output circuit will be described next.
Image data of the pixels is input to the D/A converters 101, 102 from, for example, a shift register via a latch circuit and a level shifter, though not shown. A positive image signal voltage corresponding to the image data is output from the D/A converter 101 while a negative image signal voltage corresponding thereto is output from the D/A converter 102.
In the input selector 103, the switches 103a to 103h are controlled by the control signals shown in
In a period T2 after a lapse of a float At after the switches 103a, 103d become OFF, the switches 103c, 103f rather than the switches 103b, 103e are ON and the switches 103g, 103h are once ON, so that the input terminals of the amplifiers 104, 105 are grounded. This definitely prevents amplification of a one-cycle previous image signal voltage to the amplifiers 104, 105 at exchange of the polarities of the power supply voltages supplied, as will be described later.
Next, in a period T3, the switches 103a, 103d are ON again. Accordingly, the image signal voltages from the D/A converters 102, 101 of which polarities are reverse to those in the period T1 are input to the amplifiers 104, 105, respectively. Thereafter, the same operation is repeated.
The amplifiers 104, 105 and the power supply circuit 110 perform control and amplification of the power supply voltages, as shown in
Specifically, in the period T1:
the control signals POW_CONT and /POW_CONT are at H (High) level and L (Low) level, respectively;
the switches 112a, 112c, 112f, 112h are ON while the switches 112b, 112d, 112e, 112g are OFF;
the high potential side power supply potential POW13 PP to the amplifier 104 is set at the power supply potential AVDD;
the low potential side power supply potential POW_PN to the amplifier 104 is set at the power supply potential AVSS;
the high potential side power supply potential POW_NP to the amplifier 105 is set at the power supply potential AVSS; and
the low potential side power supply potential POW_NN to the amplifier 104 is set at the power supply potential NVDD.
In this state, the amplifiers 104, 105 output driving voltages having polarities and levels corresponding to the positive and negative image signal voltages input from the D/A converters 101, 102, respectively.
In the end of the period T1, after a power off signal POFF becomes at H level to turn the amplifiers 104, 105 OFF (non-operating state):
POW_CONT and /POW_CONT become at L level and H level, respectively, so that the switches 112a, 112h of the power supply voltage switching circuit 112 are OFF while the switches 112b, 112g thereof are ON; and
the high potential side power supply potential POW_PP to the amplifier 104 and the low potential side power supply potential POW_NN to the amplifier 105 are set at the power supply voltage AVSS.
Next, in the period T3 after a lapse of the predetermined period T2:
NPOW_CONT and /NPOW_CONT are at L level and H level, respectively;
the switches 112c, 112f are OFF while the switches 112d, 112e are ON;
the low potential side supply potential POW_PN to the amplifier 104 is set at the supply potential NVDD; and
the high potential side power supply potential POW_NP to the amplifier 105 is set at the power supply potential AVDD.
Thereafter, the power off signal POFF becomes at L level to allow the amplifiers 104, 105 to be in the operating state. Specifically, as described above, the polarities of the image singal voltages input to the amplifiers 104, 105 are reversed and the polarities of the supplied power supply voltages are reversed as well, so that the polarities of the driving voltages to be output are also reversed.
In the end of the period T3, the power off signal POFF becomes at H level similarly to that in the period T1 to turn the amplifiers 104, 105 OFF, and then:
NPOW_CONT and INPOW_CONT are at H level and L level, respectively;
the switches 112c, 112f are ON while the switches 112d, 112e are OFF; and
the low potential side power supply potential POW_PN to the amplifier 104 and the high potential side power supply potential POW_NP to the amplifier 105 are set at the power supply potential AVSS.
In a period T5 after a lapse of the predetermined period T4:
POW_CONT and /POW_CONT are at H level and L level, respectively;
the switches 112a, 112h are ON while the switches 112b, 112g are OFF;
the high potential side power supply potential POW_PP to the amplifier 104 is set at the power supply potential AVDD; and
the low potential side power supply potential POW_NN to the amplifier 105 is set at the power supply potential NVDD.
Subsequently, the power off signal POFF becomes at L level to allow the amplifiers 104, 105 to be in the operating state. Then, the same operation as above is repeated.
The driving voltages output from the amplifiers 104, 105 to which the power supply voltages are thus supplied are input to the distributing circuit 107 of the liquid crystal panel via the output selector 106 and the output pads OUT1, OUT2 and are then applied to the source liens sequentially. Herein, each source line receives a driving voltage output always from the same amplifier 104 or 105. Accordingly, the difference (amplitude) between the positive and negative driving voltages applied to each source line is free from offset influence of the amplifiers 104, 105 even if offsets are different between the amplifiers 104, 105. Hence, an increase in accuracy of the driving voltages can be achieved by this simplified configuration.
Application of the driving voltages of the amplifiers 104, 105 to the source lines is controlled. In detail, switching in the distributing circuit 107 is controlled so that the driving voltages are applied to adjacent source lines at different timings. Because: application of driving voltages having polarities reverse to each other to adjacent source lines will cause noise (interference). Therefore, it is preferable to apply a driving voltage to at least every other source line. More preferably, for example, the driving voltages of the amplifiers 104, 105 are applied to source lines spaced one half of the width of a source line group always apart from each other (supposing that one of the driving voltages is applied to source lines sequentially from a source line at one end, the other driving voltage is applied to source lines sequentially in the same direction from a source line at the center).
As described above, supply of the power supply voltages having polarities corresponding to the image singal voltages input to the amplifiers 104, 105 achieves an increase in accuracy of the output driving voltages. Further, the range of the actual operation voltage reduces to approximately one half of the range between AVDD and NVDD, which enables straightforward employment of low voltage transistors as the amplifiers 104, 105, leading to reduction in area of the elements, such as transistors occupying the semiconductor substrate. In addition, the narrow range of the actual operation voltage leads to high-speed operation, with a result that selective driving of sequential driving voltage application to multiple source lines is facilitated further.
Various kinds of amplifiers operated by two power supply voltages, such as operational amplifiers can be employed as the amplifiers 104, 105. While, the amplifiers 104, 105 are only require to output positive and negative driving voltages selectively, as described above, and accordingly can be simplified and reduced in its circuit scale when the states of the amplifiers can be selectively exchanged between a current source state and a current sink state.
Specifically, the amplifier 104 is composed of, as shown in
In the case where the above configuration are employed in the amplifiers 104, 105, the control signals CH and /CH are at H level and L level, respectively, in the period T1, as shown in
In the period T3, the control signals CH and /CH are at L level and H level, respectively, to allow the amplifiers 104, 105 to be in the current sink state and the current source state, respectively. The operations of the amplifiers 104, 105 under this condition are the same as those in Embodiment 1, and accordingly, the operation of the driving voltage output circuit is the same as that in Embodiment 1 as a whole. Hence, the accuracy of the driving voltages increases and further reduction in circuit scale is achieved with the above simplified configuration. Further, reduction in idling current and in power consumption can be achieved.
The amplifiers 104, 105 may have configurations shown in
In Embodiment 1, the switches 106a to 106d of the output selector 106 must be composed of high voltage transistors and the like. In detail, when the site where the positive driving voltage output from, for example, the amplifier 104 is switched from the source lines connected to the output pad OUT1 to the source lines connected to the output pad OUT2, the differential voltage (AVDD minus NVDD at the maximum) between the potential of the charge accumulated in the source lines before switching and the potential output from the amplifier 104 after switching is applied to the switches 106a to 106d, and therefore, the switches 106a to 106d must have a breakdown voltage over the differential voltage.
In view of the foregoing, an output selector 301 including switches SW1 to SW12 shown in
First, as shown in
Next, in switching the driving voltages output from the amplifiers 104, 105 so as to be output into the output pads OUT2, OUT1, respectively, the switches SW1, SW4, SW5, SW8 are controlled to be OFF while the switches SW9, SW12 in addition to the switches SW10, SW11 are controlled to be ON first, as shown in
Subsequently, with slight time lags interposed, the switches SW6, SW7 become ON, the switches SW10, SW11 become OFF, and the switches SW2, SW3 become ON, so that the state is switched to the output state shown in
Each ON/OFF time difference among the switches SW6, SW7, SW10, SW11, SW2, SW3 is set within the range where the voltages at each terminal of the switches can be kept lower than the breakdown voltage transitively. Preferably, the shorter a time period during when the source lines are grounded forcedly, the better it is.
The switches SW9, SW10, SW11, SW12 exhibit an effect of preventing overvoltage of the amplifiers 104, 105. The mechanism thereof will be described below.
Suppose that the state is switched from the state shown in
As described above, the present invention increases the accuracy of the output driving voltages. As well, the circuit scale of the driving voltage output circuit can be reduced.
Number | Date | Country | Kind |
---|---|---|---|
2006-282948 | Oct 2006 | JP | national |