Claims
- 1. A delay line for receiving an input clock signal and delaying the input clock signal to produce an output clock signal, the delay line comprising:
at least one analog delay element having a first delay adjustment input and a second delay adjustment input, the first delay adjustment input receiving a first bias voltage and the second delay adjustment input receiving a second bias voltage, wherein the first bias voltage is independently generated from the second bias voltage.
- 2. A delay line for receiving an input clock signal and internally delaying the input clock signal to produce an output clock signal, the delay line comprising:
at least one analog delay element including a first delay adjustment input and a second delay adjustment input, the first delay adjustment input receiving a first bias voltage and the second delay adjustment input receiving a second bias voltage; a first bias voltage generator generating the first bias voltage in response to a first set of control signals; and a second bias voltage generator generating the second bias voltage in response to a second set of control signals.
- 3. The delay line as claimed in claim 2, wherein the first set of control signals are coarse delay control signals, and the second set of control signals are fine delay control signals.
- 4. The delay line as claimed in claim 2 wherein the first bias voltage and the second bias voltage together determine a delay time added to the input clock signal to produce the output clock signal.
- 5. A delay line for receiving an input clock signal and internally delaying the input clock signal to produce an output clock signal, the delay line comprising:
a plurality of analog delay elements, each analog delay element including a first delay adjustment input and a second delay adjustment input, the first delay adjustment input receiving a first bias voltage and the second delay adjustment input receiving a second bias voltage; a first bias voltage generator generating the first bias voltage in response to a first set of control signals; and a second bias voltage generator generating the second bias voltage in response to a second set of control signals.
- 6. A method for delaying an input clock signal to produce an output clock signal, the method comprising:
providing a first control voltage to a first control input of a delay element; providing a second control voltage to a second control input of the delay element; providing a first group of delay control signals to a first generating circuit for generating the first control voltage; providing a second group of delay control signals to a second generating circuit for generating the second control voltage; and delaying the output clock signal where the first and second control voltages establish the amount by which the output clock signal is delayed relative to the input clock signal.
- 7. The method as claimed in claim 6, wherein the first control voltage is a first bias voltage.
- 8. The method as claimed in claim 6, wherein the second control voltage is a second bias voltage.
- 9. The method as claimed in claim 6, wherein the first generating circuit is a first bias voltage generator.
- 10. The method as claimed in claim 6, wherein the second generating circuit is a second bias voltage generator.
- 11. The method as claimed in claim 6, wherein the first generating circuit and the second generator circuits receive a bias voltage generated in a third voltage generator circuit.
- 12. A method for delaying an input clock signal to produce an output clock signal, the method comprising:
providing a first bias voltage to a first control input of a delay element; providing a second bias voltage to a second control input of the delay element; providing a first group of delay control signals to a first generating circuit for generating the first bias voltage; providing a second group of delay control signals to a second generating circuit for generating the second bias voltage; and delaying the output clock signal where the first and second bias voltages establish the amount by which the output clock signal is delayed relative to the input clock signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2,263,061 |
Feb 1999 |
CA |
|
RELATED APPLICATIONS
[0001] This application is a continuation application of U.S. Ser. No. 09/985,972 filed Nov. 7, 2001, now granted, which is itself a continuation application of U.S. Ser. No. 09/514,273 filed Feb. 28, 2000, now abandoned.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09985972 |
Nov 2001 |
US |
Child |
10409141 |
Apr 2003 |
US |
Parent |
09514273 |
Feb 2000 |
US |
Child |
09985972 |
Nov 2001 |
US |