1. Field of the Disclosure
The present invention is generally related to image sensors, and more specifically, the present invention is directed to high dynamic range image sensors.
2. Background
Standard image sensors have a limited dynamic range of approximately 60 to 70 dB. However, the luminance dynamic range of the real world is much larger. Natural scenes often span a range of 90 dB and over. In order to capture the highlights and shadows simultaneously, HDR technologies have been used in image sensors to increase the captured dynamic range. The most common techniques to increase dynamic range is to merge multiple exposures captured with standard (low dynamic range) image sensors into a single linear HDR image, which has much larger dynamic range than a single exposure image.
One of the most common HDR sensor solutions would be having multiple exposures into one single image sensor. With different exposure integration times or different sensitivities (for example by inserting neutral density filters), one image sensor could have 2, 3, 4 or even more different exposures in a single image sensor. Multiple exposure images are available in a single shot using this HDR image sensor. However, overall image resolution is decreased using this HDR sensor compared to a normal full resolution image sensor. For example, for an HDR sensor that combines 4 different exposures in one image sensor, each HDR image would be only a quarter resolution of the full resolution image.
Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.
Corresponding reference characters indicate corresponding components throughout the several views of the drawings Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of various embodiments of the present invention. Also, common but well-understood elements that are useful or necessary in a commercially feasible embodiment are often not depicted in order to facilitate a less obstructed view of these various embodiments of the present invention.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. In other instances, well-known materials or methods have not been described in detail in order to avoid obscuring the present invention.
Reference throughout this specification to “one embodiment”, “an embodiment”, “one example” or “an example” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment”, “in an embodiment”, “one example” or “an example” in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or subcombinations in one or more embodiments or examples. Particular features, structures or characteristics may be included in an integrated circuit, an electronic circuit, a combinational logic circuit, or other suitable components that provide the described functionality. In addition, it is appreciated that the figures provided herewith are for explanation purposes to persons ordinarily skilled in the art and that the drawings are not necessarily drawn to scale.
Examples in accordance with the teaching of the present invention describe color pixel array in which each pixel is read out with dual conversion gain to achieve HDR imaging in accordance with the teachings of the present invention. For instance, in one example, a color pixel array in accordance with the teachings of the present invention utilizes dual conversion gain pixels where the conversion gain is set to high or low by enabling or disabling a switch that couples an in-pixel capacitor to the floating diffusion (FD) node. In one example, every pixel in every frame is read out with both high conversion gain and low conversion and the selection of which value to use is done digitally. This way, the color pixel array in accordance with the teachings of the present invention can capture both bright objects and dark objects simultaneously in the same frame with a single exposure or a single integration time in accordance with the teachings of the present invention. Therefore, multiple exposures of high exposure times and low exposure times are no longer necessary, which can introduce challenges because the multiple exposures times do not occur simultaneously. Thus, the problems of ghosting and light flickering are eliminated since a color pixel array in accordance with the teachings of the present invention outputs pixel values with different conversion gains to produce HDR images with only one integration time per frame output.
To illustrate,
In the depicted example, the floating diffusion (FD) node 330 is coupled to be reset to a RFD signal 312 voltage through a reset transistor 332 and a DFD transistor 334. In the illustrated example, the reset transistor 332 is coupled to be controlled in response to an RST signal 314, and the DFD transistor 334 is coupled to be controlled in response to a DFD signal 318. The example illustrated in
Continuing with the example depicted in
To illustrate, at time tl the reset signal RST 414 is pulsed to VRS_RST to turn on the reset transistor 332, the RFD signal 412 is pulsed to SVDD_PIX, the DFD signal 418 is pulsed to VDFD to turn on the DFD transistor 334, and the TX signal 422 is pulsed to VTXHI to turn on the transfer transistor 328 to reset the photodetector PD 326 (e.g., photodetector PD of
At time t3, the floating diffusion (FD) node 330 is reset by pulsing the RST signal 414 back to VRS_RST to turn on the reset transistor 332, the RFD signal 412 is set to VRFD_BST, and the DFD signal 418 is set to VDFD to turn on the DFD transistor 334. In the example, the RFD signal 412 is pulled down to VRFD_BST to support voltage boosting of the floating diffusion (FD) node 330 while the DFD transistor 334 is on, and the row select transistor 340 is off as shown.
At time t4, the floating diffusion (FD) node 330 is sampled at low conversion gain by setting the row select signal RS 416 to VRS_RST, setting the reset signal RST 414 to 0 volts, setting the RFD signal 412 to 0 volts, and maintaining the DFD signal 418 at VDFD to keep the DFD transistor 334 on. Indeed, with the DFD transistor 334 on, the in-pixel capacitor C 336 (e.g., capacitor C of
At time t5, the DFD signal 418 is dropped to 0 volts, which turns off the DFD transistor 334, which decouples the in-pixel capacitor C 336 (e.g., capacitor C of
Continuing with the example depicted in
At time t7, after the TX signal 422 is low again after the pulse, and the transfer transistor 328 is turned off, the signal on the floating diffusion (FD) node 330 is sampled again at high conversion gain with the DFD signal 418 remaining low and the DFD transistor 334 turned off to keep the in-pixel capacitor C 336 decoupled from the floating diffusion (FD) node 330. Indeed, as shown on the A/D line 444 of timing diagram 415, a first sample/hold SHS operation occurs after the transfer transistor 328 has been turned off at time t7 to sample the signal voltage on floating diffusion (FD) node 330 at high conversion gain to generate a signal sample at high conversion gain.
At time t8, the DFD signal 418 is set back to VDFD to turn on the DFD transistor 334 to couple the in-pixel capacitor C 336 to the floating diffusion (FD) node 330, which enables a low conversion gain sampling of the floating diffusion (FD) node 330 in accordance with the teachings of the present invention.
As shown in the depicted example, the TX signal 422 is illustrated as being pulsed again time t8, because if the photodetector PD 326 contains a large number of photogenerated electrons, the charge transfer from the photodetector PD 326 to the floating diffusion (FD) node 330 will stop once the voltage on the floating diffusion (FD) node 330 falls low enough. The pixel output VPIX 324 after the first signal sampling SHS at high conversion gain will be limited by the floating diffusion (FD) node 330 voltage swing. However, when the conversion gain is lowered by increasing the capacitance coupled to the floating diffusion (FD) 330 through the DFD transistor 334, the floating diffusion (FD) node 330 voltage will increase, which will make it now possible to transfer the photogenerated charge carriers from the photodetector PD 326, and therefore result in the second pulsing of the TX signal 422 at time t8 as shown in
At time t9, after the TX signal 422 is low and the transfer transistor 328 is turned off, the signal on the floating diffusion (FD) node 330 is sampled again at low conversion gain with the DFD signal 418 set to VDFD and the DFD transistor 334 turned on to coupled the in-pixel capacitor C 336 to the floating diffusion (FD) node 330. Indeed, as shown on the A/D line 444 of timing diagram 415, a second sample/hold SHS operation occurs after the transfer transistor 328 has been turned off at time t9 to sample the signal voltage on floating diffusion (FD) node 330 at low conversion gain to generate a signal sample at low conversion gain.
Therefore, as illustrated in
Indeed, the low conversion gain correlated double sampling output value of the pixel is equal to a difference between the reset sample at low conversion gain value (e.g., first SHR after t4) and the signal sample at low conversion gain value (e.g., second SHS after t9). In one example, the low conversion gain correlated double sampling output value of the pixel may be utilized for bright light conditions. Similarly, the high conversion gain correlated double sampling output value of the pixel is equal to a difference between the reset sample at high conversion gain value (e.g., second SHR after t5) and the signal sample at high conversion gain value (e.g., first SHS after t7). In one example, the high conversion gain correlated double sampling output value of the pixel may be utilized for low light conditions.
Therefore, it is appreciated that HDR imaging is realized using the above described structures and techniques by using the same single integration time or single exposure on the pixels, which therefore achieves an increase in the dynamic range of the pixel without suffering from ghosting or light flickering issues caused by multiple exposures in accordance with the teachings of the present invention.
In one example, pixel array 505 is a two-dimensional (2D) array of image sensor pixel cells (e.g., pixels P1, P2, P3, . . . , Pn). It is noted that the pixel cells P1, P2, . . . Pn in the pixel array 505 may be examples of color pixel array 105 of
In one example, after each pixel cell P1, P2, P3, . . . , Pn has acquired its image data or image charge, the image data is readout by readout circuitry 510 and then transferred to function logic 515. In various examples, readout circuitry 510 may include amplification circuitry, analog-to-digital (ADC) conversion circuitry, or otherwise. Function logic 515 may simply store the image data or even manipulate the image data by applying post image effects (e.g., crop, rotate, remove red eye, adjust brightness, adjust contrast, or otherwise). In one example, readout circuitry 510 may readout a row of image data at a time along readout column lines (illustrated) or may readout the image data using a variety of other techniques (not illustrated), such as a serial readout or a full parallel readout of all pixels simultaneously.
In one example, control circuitry 520 is coupled to pixel array 505 to control operational characteristics of pixel array 505. In one example, control circuitry 520 is coupled to generate a global shutter signal for controlling image acquisition for each pixel cell. In the example, the global shutter signal simultaneously enables all pixels cells P1, P2, P3, . . . Pn within pixel array 505 to simultaneously enable all of the pixel cells in pixel array 505 to simultaneously transfer the image charge from each respective photodetector during a single acquisition window.
The above description of illustrated examples of the present invention, including what is described in the Abstract, are not intended to be exhaustive or to be limitation to the precise forms disclosed. While specific embodiments of, and examples for, the invention are described herein for illustrative purposes, various equivalent modifications are possible without departing from the broader spirit and scope of the present invention.
These modifications can be made to examples of the invention in light of the above detailed description. The terms used in the following claims should not be construed to limit the invention to the specific embodiments disclosed in the specification and the claims. Rather, the scope is to be determined entirely by the following claims, which are to be construed in accordance with established doctrines of claim interpretation. The present specification and figures are accordingly to be regarded as illustrative rather than restrictive.
This application claims the benefit of U.S. Provisional Application No. 61/926,124, filed Jan. 10, 2014.
Number | Date | Country | |
---|---|---|---|
61926124 | Jan 2014 | US |