This application is a Section 371 National Stage Application of International Application No. PCT/CN2016/081109, filed on May 5, 2016, entitled “DUAL-GATE ARRAY SUBSTRATE AND DISPLAY DEVICE”, which claims priority to Chinese Application No. 201610074047.1, filed on Feb. 2, 2016, incorporated herein by reference in their entirety.
The present disclosure relates to display technical field, and particularly relates to a dual-gate array substrate and a display device.
With increase of resolution of a display panel, performance and cost of a drive integrated circuit (IC) necessarily increase. Thus, in order to reduce cost of the drive integrated circuit (IC) while increasing binding yield of the drive integrated circuit (IC), a design scheme of dual-gate drive is commonly used in a display panel. However, it is still needed to further improve an opening rate and transmission of the display panel.
Embodiments of the present disclosure provide a dual-gate array substrate and a display device, which have increased transmission relative to the dual-gate array substrate in related art.
Embodiments of the present disclosure include the following technical solutions.
A dual-gate array substrate includes:
a plurality of gate lines arranged in a first direction;
a plurality of primary signal lines and secondary signal lines arranged alternately and arrayed in a second direction;
a plurality of pixel units being enclosed and defined by jointing adjacent two of the gate lines insulatively with the primary signal lines or the secondary signal lines, the primary signal lines being connected to a drive unit, and being connected respectively to the pixel units that are adjacent thereto;
wherein the dual-gate array substrate further includes common electrodes including a plurality of main electrodes and a plurality of branching electrodes;
wherein the secondary signal lines being connected to the common electrodes, and an orthographic projection of the main electrode on the dual-gate array substrate has overlapping regions respectively with orthographic projections of corresponding ones, adjacent to the main electrodes, of the pixel electrodes on the dual-gate array substrate and at least covers the primary signal line.
In an embodiment of the present disclosure, a width of the secondary signal line is not greater than a width of the primary signal line.
In an embodiment of the present disclosure, the main electrodes of the common electrodes are arranged in an extension direction of the primary signal lines, the branching electrodes are arranged to be parallel to the main electrodes, a pattern of the common electrodes formed by any adjacent two of the main electrodes and the secondary electrodes between the two main electrodes corresponds to a corresponding one of the pixel units;
wherein any two adjacent main electrodes include a first main electrode and a second main electrode, an orthographic projection of a first main electrode on the array substrate has overlapping regions respectively with orthographic projections of the pixel electrodes, adjacent to the first main electrode, on the dual-gate array substrate, and at least covers the primary signal lines, and an orthographic projection of a second main electrode, adjacent to the first main electrode, on the dual-gate array substrate is located within a gap between two pixel electrodes, adjacent to the second main electrode, and covers the secondary signal line.
In an embodiment of the present disclosure, the orthographic projection of the second main electrode, adjacent to the first main electrode, coincides with the secondary signal line.
In an embodiment of the present disclosure, the main electrodes of the common electrodes are arranged in an extension direction of the primary signal lines, the branching electrodes are arranged in a direction across the primary signal lines, and a pattern of the common electrodes formed by any adjacent two of the main electrodes and the secondary electrodes between the two main electrodes corresponds to adjacent two of the pixel units;
wherein orthographic projections of two of the main electrodes on the array substrate have overlapping regions respectively with orthographic projections of the pixel electrodes, adjacent to the two of the main electrodes, on the dual-gate array substrate, and at least cover the main signal lines, and a pattern of the secondary electrodes at a boundary between adjacent two of the adjacent pixel units is continuous.
In an embodiment of the present disclosure, the branching electrodes are each provided with a corner structure at the boundary between the adjacent two of the pixel units.
With this configuration, uneven display caused by movement or pressure action during touch operation may be eliminated.
In an embodiment of the present disclosure, the secondary signal lines are made of metal or transparent oxide.
In an embodiment of the present disclosure, the secondary signal lines are made of tin indium oxide.
A display device includes a color film substrate, and further comprises the above dual-gate array substrate.
In an embodiment of the present disclosure, a black matrix is provided, at a position corresponding to the secondary signal lines in the dual-gate array substrate, in the color film substrate, wherein an orthographic projection of the black matrix on the dual-gate array substrate coincides with an orthographic projection of the secondary signal lines on the array substrate.
In order to illustrate technical solutions of embodiments of the present disclosure more clearly, drawings required for description of the embodiments are introduced briefly as below. Obviously, the drawings in the below description are merely some embodiments of the present invention; for those skilled in the art, other drawings may be obtained based on these drawings without inventive labor.
In order to make objects, technical solutions and advantages of the present disclosure be clearer, a further description in detailed of the present invention is made in conjunction with drawings. Obviously, embodiments described are merely some embodiments of the present invention, rather than all of them. Based on the embodiments of the present disclosure, all other embodiments that may be obtained by those skilled in the art without inventive labor belong to protective scope of the present invention.
Technical solutions related to the present invention are described in detailed below by specific embodiments and the present invention may include but is not limited to the following embodiments.
As shown in
However, as two gate lines are provided between adjacent pixel units in the dual-gate array substrate, i.e., one gate line is added compared to an array substrate in prior art, it is necessary to provide an additional black matrix correspondingly in the color film substrate, which causes decrement of an opening rate of a panel formed by the array substrate. That is, transmission of the array substrate is reduced. Further, in order to reduce coupling capacitance, area of common electrodes at gaps between adjacent pixel units is increased and thus opening rate and transmission of the array structure are reduced.
As shown in
It is known from above that, in order to improve the conventional dual-gate array substrate in terms of transmission, the primary signal lines and the secondary signal lines are arranged alternately within gaps between two adjacent ones of the pixel electrodes, such that the primary signal lines are configured to still be connected to the drive unit and, at respective locations, to be connected to source electrodes of the TFT within the pixel units which are located at either side of the primary signal lines, thereby achieving drive of two pixel units by a single primary signal line. Further, as the primary signal lines are generally applied with variational voltage signals, coupling capacitance is necessarily generated between the primary signal lines and their adjacent pixel electrodes. According to embodiments of the present disclosure, the main electrode is provided over the primary signal line to cover and shield the coupling capacitance. At the same time, the secondary signal line is connected to the common electrode such that a stabler voltage is applied to the secondary signal line, thereby completely avoiding occurrence of coupling capacitance between it and its adjacent pixel electrodes. Thus, according to the embodiment of the present disclosure, it is not necessary to reduce coupling capacitance in the manner of increasing size of the main electrodes in prior art, that is, it is not necessary to configure the main electrodes in large size over the secondary signal lines, and thus opening rate of the array substrate may be increased.
In the embodiment of the present disclosure, the described primary signal lines are data lines.
Further, in the embodiment of the present disclosure, a width of the secondary signal line is not greater than that of the primary signal line, such that a size of the black matrix correspondingly at a side of the array substrate facing to a color film substrate may be reduced, so as to increase opening rate of the dual-gate array substrate.
In order to describe the above solutions more clearly, some specific embodiments are described to illustrate solutions of the present disclosure. It is noted that, the present disclosure is mainly directed to structures of the dual-gate array substrate which operate in fringe field switching (FFS) and advanced fringe field switching (AFFS) display modes, respectively, in which a pattern of the common electrodes in one of the pixel units of the array substrate in the FFS display mode is shown in
An embodiment of the present disclosure is described in conjunction with
Further, according to the above embodiment, the orthographic projection of the second main electrode (the right main electrode in
An embodiment of the present disclosure is described as below by referring to
Further, according to the above another embodiment, referring to
In an embodiment of the present disclosure, the secondary signal line is made of metal or transparent oxide.
In a possible embodiment, the secondary signal line is made of tin indium oxide, in order to improve transmission of the dual-gate array substrate.
In addition, according to embodiments of the present disclosure, there further provides a display device including a color film substrate and, the dual-gate array substrate provided by any one of the embodiments of the present disclosure.
In an embodiment of the present disclosure, a black matrix is provided, in the color film substrate, at position corresponding to locations of the secondary signal lines in the dual-gate array substrate, in which orthographic projection of the black matrix on the dual-gate array substrate coincide with orthographic projection of the secondary signal lines on the dual-gate array substrate.
The display device according to the present disclosure may be any products or components that have a display function, including a liquid crystal panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator and the like. Other components that are indispensable to compose the display device may be obtained, as being understood by those skilled in the art, and are not described in detailed, and should not be considered as limitation of the present invention.
Although the preferable embodiments of the present disclosure have been described, other variations and modifications of these embodiments may be made as long as those skilled in the art may understand the basic inventive concept of the present disclosure. The attached claims are intended to be interpreted to include the preferable embodiments and all variations and modifications that are fallen into the protective scope of the present disclosure.
Obviously, modifications and changes may be made within the spirit and scope of the present disclosure by those skilled in the art. Thus, provided that these modifications and changes would belong to the scope of the claims and their equal technology of the present invention, they were intended to be included in the scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2016 1 0074047 | Feb 2016 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2016/081109 | 5/5/2016 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2017/133095 | 8/10/2017 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5946058 | Kamada et al. | Aug 1999 | A |
6040882 | Jun et al. | Mar 2000 | A |
7405427 | Lee et al. | Jul 2008 | B2 |
8107029 | Peng et al. | Jan 2012 | B2 |
8129723 | Lee et al. | Mar 2012 | B2 |
9123873 | Park et al. | Sep 2015 | B2 |
9323111 | Um et al. | Apr 2016 | B2 |
9366890 | Kim et al. | Jun 2016 | B2 |
9496286 | Jeon et al. | Nov 2016 | B2 |
9515096 | Park et al. | Dec 2016 | B2 |
9995976 | Jia et al. | Jun 2018 | B2 |
20090102994 | Oh | Apr 2009 | A1 |
20100053530 | Peng et al. | Mar 2010 | A1 |
20100225859 | Tsai et al. | Sep 2010 | A1 |
20110096600 | Noguchi | Apr 2011 | A1 |
20140098319 | Jeon | Apr 2014 | A1 |
20140125626 | Yang | May 2014 | A1 |
20140226100 | Kim | Aug 2014 | A1 |
20160252793 | Cheng | Sep 2016 | A1 |
20170038657 | Jeon et al. | Feb 2017 | A1 |
20170108745 | Jia et al. | Apr 2017 | A1 |
Number | Date | Country |
---|---|---|
1794067 | Jun 2006 | CN |
101661174 | Mar 2010 | CN |
102998859 | Mar 2013 | CN |
103713431 | Apr 2014 | CN |
103926770 | Jul 2014 | CN |
103941488 | Jul 2014 | CN |
103984162 | Aug 2014 | CN |
203941365 | Nov 2014 | CN |
104714345 | Jun 2015 | CN |
105159001 | Dec 2015 | CN |
10-0209281 | Jul 1999 | KR |
Entry |
---|
English translation of International Search Report and Written Opinion of International Application No. PCT/CN2016/081109, dated Nov. 1, 2016, 13 pages. |
English Translation of Notification of Transmittal of International Search Report and Written Opinion of the International Searching Authority, or Declaration from International Application No. PCT/CN2016/081109, dated Jan. 11, 2016, 4 pages. |
English Translation of the International Search Report from International Application No. PCT/CN2016/081109, dated Oct. 12, 2016, 9 pages. |
English Translation of the Written Opinion of the international Searching Authority from International Application No. PCT/CN2016/081109, dated Nov. 1, 2016, 4 pages. |
International Search Report and Written Opinion, including English translation of Box No. V. of the Written Opinion, of International Application No. PCT/CN2016/095992, dated Nov. 1, 2016, 14 pages. |
First Office Action, including Search Report, for Chinese Patent Application No. 201610074047.1, dated May 3, 2018, 10 pages. |
Number | Date | Country | |
---|---|---|---|
20180095334 A1 | Apr 2018 | US |