This application is related to application Ser. No. 11/234,983 filed Sep. 26, 2005 entitled “Dual-Gate Multi-Bit Semiconductor Memory”.
1. Field of the Invention
The present invention relates to an array of nitride read only memory (NROM) cells. More particularly, the present invention relates to a NROM memory array in which each cell has two independently controllable gates.
2. Description of Related Art
A conventional NROM cell comprises a P-type substrate on which is formed an oxide/nitride/oxide (ONO) stacked layer structure, with the silicon nitride layer serving as an electron trapping layer. A control gate structure of a conducting polycrystalline layer is formed on the silicon oxide/silicon nitride/silicon oxide layer. An N+ source region and an N+ drain region are located in the substrate on either side to the gate structure.
The conventional NROM cell can store two bits of information, one bit of information being stored as the presence or absence of negative charges in the trapping layer at the side of the source region and one bit of information being stored as the presence or absence of negative charges in the trapping layer at the side of the drain region. The bit information at the source and the drain regions is separately read by detecting the presence of absence of current flowing between the source and the drain when appropriate voltages are applied to the gate, the source and the drain. However, in reading one of the two bits of data in the conventional NROM cell, the magnitude of the current that travels between the source and the drain regions may be affected by the presence or absence of the other bit of data. This is called the second-bit effect. The presence of the second-bit effect makes less reliable, the reading of a state of the cell.
In addition to the second bit effect, when NROM cells are configured in an array, a so called array effect may occur, which results in an incorrect reading of the state of a cell. The array effect is caused by leakage currents from adjacent memory cells. Accordingly, it would be desirable for an NROM cell to have the capability of storing two bits of data where the presence of absence of one bit of the data does not influence the detection of the state of the other bit of data and where leakage currents from adjacent cells in an array which could effect the reliability of detecting the state of a cell are not generated.
Briefly stated, the present invention comprises an array of memory cells arranged in rows and columns on a semiconductor substrate, each cell having a source, a drain, a first gate and a second gate. The array comprises a plurality of gate control lines, each of which corresponds to one of the columns of the memory cells, wherein each control line connects to the first gate of the memory cell in the corresponding column in each of the rows, and at least one word line, each of which corresponds to one of the rows of the memory cells, wherein each word line connects to the second gate of each of the cells in the corresponding row.
The present invention further comprises a method for making an array of memory cells on a substrate comprising the steps of: depositing on the substrate a plurality of columns, each column comprising a dielectric layer and a conductive layer; removing the dielectric layer and the conductive layer at a center portion of each column to form a nanospace having a predetermined width, thereby separating each column into a first portion and a second portion; and patterning each column to form a plurality of rows of connected first gates in the first portion and disconnected second gates in the second portion.
The foregoing summary, as well as the following detailed description of the invention, will be better understood when read in conjunction with the appended drawings. For the purpose of illustrating the invention, there are shown in the drawings embodiments which are presently preferred. It should be understood, however, that the invention is not limited to the precise arrangements and instrumentalities shown.
In the drawings:
Referring to the drawings, wherein like numerals are used to indicate like elements throughout the several figures and the use of the indefinite article “a” may indicate a quantity of one, or more than one of an element, there is shown in
In the preferred embodiment of the cell 10, a channel 23, having an approximate length of 0.12 μm., is located in the substrate 12 between the drain 14 and the source 16. Preferably, the substrate 12 is a P-type material and the drain 14 and the source 16 are each N+ regions. However, the substrate may be an N type material and the drain 14 and the source 16 may be P+ regions and still be within the spirit and scope of the invention.
In the preferred embodiment of the cell 10, an oxide, nitride, oxide (ONO) charge trapping layer 18 (
In the preferred embodiment, a gate layer 20 (
The cell 10 is configured for independently storing a first bit (bit 1) of information in the nitride layer 26a proximate to the drain 14 and storing a second bit in the nitride layer 26b proximate to the source 16. Each of the bits may independently assume a programmed state, i.e. “0” state, or an erased state, i.e. “1” state. In the erased state, the nitride layer 26 in the vicinity of the respective source region 16 or drain region 14 is substantially devoid of electrical charges. In the erased state a first threshold voltage is required to be exceeded for inducing a current flow in the channel 23. In the programmed state, substantial negative charges are stored in the nitride layer 26 in the vicinity of the respective drain 14 or source 16 such that a voltage exceeding a second threshold, substantially greater than the first threshold, is required for inducing a current flow in the channel 23. Consequently, appropriately applied voltages to the first gate 20a, to the second gate 20b, and to the respective drain 14 and source 16 provide for programming and erasing the cell 10 and for reading the cell 10 to determine whether the first and the second bits in the cell 10 are in a programmed state or in an erased state.
Referring now to
Referring now to
Alternatively, the charge trapping layer 18 may be replaced by ONONO, O(SiON)O and O(high k material)O layers, where the high k material could be for instance HfO2, Al2O3 or ZrO2 and still be within the spirit and scope of the invention. Also, the poly crystalline layer 30 could be either N+ doped or P+ doped and the metal-silicide layer 32 could be for instance WSix, CoSix, TiSix, or NiSix.
At step 104, photolithography with line pattern and stack etching is performed using reactive-ion-etching with multi-steps. The etching is through the SiN layer 72, the gate layer 20 comprising the metal silicide layer 32 and the polycrystalline layer 30, and the charge trapping layer 18, in order to pattern the charge trapping layer 18 into a plurality of columns as shown in
At step 108, carriers are implanted using an ion implantation process to form a drain bit line 76 and a source bit line 78 corresponding to each column 54 using the SiN layer 72 as a hard mask. (See
At step 110, a high density plasma (HDP) dielectric 84 is deposited in the spaces over the bit lines 76, 78, the spacers 74 and the SiN layer 72a, 72b.
At step 112, a dielectric wet dip is performed, using preferably, a solvent of dilute HF, to partially remove the triangular shaped HDP dielectric 84 over the SiN layer 72a, 72b. Following removal of the triangular shaped HDP dielectric 84 over the SiN layer 72a, 72b, the SiN layer 72a, 72b is removed by a lift-off method using, preferably, a solvent of hot phosphoric acid. The hot phosphoric acid has high etching rate of SiN so that the SiN layer 72a, 72b is removed. At the same time, the remainder of the triangular shaped HDP dielectric 84 over the SiN layer 72a, 72b is removed due to the absence of the SiN layer 72a, 72b.
At step 114, a dielectric spacer 82 of, for instance, SiOx, SiOxNy or SiNx is deposited in the region vacated by the SiN layer 72a, 72b. (See
In the preferred embodiment, the width (d) of the dielectric spacer 82 determines the width of the nanospace 22 such that if the width of poly-Si layer 30 between the spacers 74 is λ, and the width (d) of each portion of the dielectric spacer 82 is somewhat smaller than λ/2, the width of the nanospace 22 is λ−2d+Δ, where delta includes the critical dimension change due to the differently controlled metal-silicide 32 and poly-Si 30 profiles. This means that if the critical dimension change can be well controlled, i.e. Δ˜0, the width of nanospace is decided by the thickness of the dielectric spacer 82.
Patterning of gate 120a and gate 220b is performed at step 118. In a first step, a photo-resist pattern is applied to form a hole-like pattern 90 such that the edge of the photo-resist covers part of gate 120a but leaves gate 220b fully exposed. (
At step 120, an interlayer dielectric 42 is deposited over substantially all of the surface of the wafer (
Metal depositions 1, 2 and 3 are performed in step 124 with tungsten or copper, as shown in
Following metal 1 deposition, a second interlayer dielectric 42 is deposited for forming the base for the metal 2 deposition 46. The metal 2 deposition 46 includes lines in the direction of the buried diffusion bit lines 76, 78 for connecting control signals to the gate control lines 36. Additionally, a third via 52c is formed from the second via 52b to connect the bit line contacts 93, 95 to the metal 3 deposition 48.
Following metal 2 deposition 46, a third interlayer dielectric 42 is deposited for forming the base for a metal 3 deposition 48. As shown in
As can be seen, the present invention provides an improved semiconductor memory array in which the second bit effect and the array effect are each reduced compared to memories employing multi-bit cells having only a single control gate.
It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that this invention is not limited to the particular embodiments disclosed, but it is intended to cover modifications within the spirit and scope of the present invention as defined by the appended claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5712180 | Guterman et al. | Jan 1998 | A |
| 6011725 | Eitan | Jan 2000 | A |
| 6320786 | Chang | Nov 2001 | B1 |
| 6380068 | Jeng | Apr 2002 | B2 |
| 6472706 | Widdershoven et al. | Oct 2002 | B2 |
| 6590266 | Liu | Jul 2003 | B1 |
| 6643170 | Huang | Nov 2003 | B2 |
| 6649971 | Yeh | Nov 2003 | B1 |
| 6762467 | Jong | Jul 2004 | B2 |
| 6768165 | Eitan | Jul 2004 | B1 |
| 6888755 | Harari | May 2005 | B2 |
| 20010000626 | Kalnitsky et al. | May 2001 | A1 |
| 20030011020 | Eitan | Jan 2003 | A1 |
| 20030053338 | Mihnea et al. | Mar 2003 | A1 |
| 20030146465 | Wu | Aug 2003 | A1 |
| 20040042270 | Huang | Mar 2004 | A1 |
| Number | Date | Country |
|---|---|---|
| 480656 | Mar 2002 | TW |
| 541690 | Jul 2003 | TW |
| Number | Date | Country | |
|---|---|---|---|
| 20070194365 A1 | Aug 2007 | US |