Claims
- 1. An apparatus comprising:
a first phase-locked loop (PLL) circuit including an input for receiving a timing reference signal, a controllable oscillator circuit, and feedback divider circuit; and a second control loop circuit selectably coupled to supply a control value to the feedback divider circuit to thereby control the oscillator output signal.
- 2. The apparatus as recited in claim 1 wherein the control value supplied is a digital control value.
- 3. The apparatus as recited in claim 1 wherein the apparatus is an integrated circuit.
- 4. The apparatus as recited in claim 1 wherein, while the second control loop is coupled to supply the control value to the feedback divider circuit, the control value is determined according to a detected difference between a feedback signal coupled to the oscillator circuit and a reference signal coupled to an input of the second control loop circuit.
- 5. The apparatus as recited in claim 1 wherein the feedback divider circuit is a multi-modulus feedback divider circuit.
- 6. The apparatus as recited in claim 1 further comprising a temperature compensation circuit coupled to supply an adjustment value according to a detected temperature, and wherein the control value supplied to the feedback divider circuit is adjusted according to the adjustment value, while the second control loop is not coupled to supply the control value to the feedback divider circuit.
- 7. The apparatus as recited in claim 1 further comprising a voltage control input to adjust a frequency of the oscillator output signal and wherein the control value supplied to the divider circuit is adjusted according to a voltage value present on the voltage control input.
- 8. The apparatus as recited in claim 1 further comprising one of a crystal oscillator and a surface acoustic wave (SAW) resonator supplying the timing reference signal.
- 9. The apparatus as recited in claim 1 wherein the second control loop circuit is a phase-locked loop and includes a digital loop filter.
- 10. The apparatus as recited in claim 1 further comprising:
a nonvolatile storage; and wherein while the second control loop circuit is not coupled to control the first PLL circuit, the first PLL circuit receives a digital control value as the control value to control a divide ratio of the feedback divider, the digital control value being determined at least in part according to a stored control value stored in the nonvolatile storage, the stored control value corresponding to a desired frequency of the oscillator output signal.
- 11. The apparatus as recited in claim 10 wherein the stored control value in the non-volatile storage is based on a digital control value that was stored as a result of the second control loop circuit detecting a lock condition indicating a signal coupled to an output of the oscillator circuit was locked to a reference signal coupled to an input of the second control loop circuit.
- 12. The apparatus as recited in claim 1 wherein the second control loop circuit is implemented as a low bandwidth phase-locked loop and a bandwidth of the first PLL circuit is substantially higher than the low bandwidth of the second control loop circuit.
- 13. A method comprising:
selectably coupling an outer loop circuit to control an inner loop circuit; and controlling the inner loop circuit by supplying a control value from the outer loop circuit to control a divide ratio of a feedback divider of the inner loop circuit, while the outer loop is coupled to control the inner loop circuit, to cause the inner loop to generate an output signal based, at least in part, on a reference clock signal supplied to the outer loop circuit.
- 14. The method as recited in claim 13 comprising:
supplying the inner loop with a timing reference signal from one of a crystal oscillator and a surface acoustic wave (SAW) device as an input into the inner loop circuit.
- 15. The method as recited in claim 14 wherein the inner loop circuit is a fractional N loop such that a period of the timing reference signal may be a non-integer multiple of a period of an output signal generated by the inner loop circuit.
- 16. The method as recited in claims 13 wherein the inner loop circuit and outer loop circuit are phase-locked loops and wherein the outer loop is operable as a low bandwidth phase-locked loop and the inner loop is operable as a phase-locked loop having a substantially higher bandwidth than the low bandwidth of the outer loop circuit.
- 17. The method as recited in claim 13 further comprising supplying a stream of integers from a delta sigma modulator corresponding to the control value to control the divide ratio of the feedback divider.
- 18. The method as recited in claim 13 further comprising:
while the outer loop is not coupled to control the inner loop circuit, supplying the inner loop circuit with a digital control value as the control value to control the divide ratio, the control value being determined at least in part according to a stored control value stored in a nonvolatile storage, the stored control value corresponding to a desired output frequency of the inner loop circuit.
- 19. The method as recited in claim 18 further comprising determining the digital control value supplied to the inner loop circuit to control the divide ratio at least in part according to a detected temperature.
- 20. The method as recited in claim 18 further comprising determining the digital control value supplied to the inner loop circuit to control the divide ratio at least in part according to a control voltage supplied on a voltage control input terminal to adjust output frequency of the inner loop circuit.
- 21. The method as recited in claim 13, further comprising:
storing a control signal corresponding to the divide ratio supplied to the inner loop to cause the inner loop to generate the output signal having a frequency corresponding to the reference clock, in response to a lock condition detected by the outer loop circuit.
- 22. The method as recited in claim 13, further comprising selecting a source for the control value from one of the outer loop circuit or from a nonvolatile storage storing a stored control value corresponding to desired frequency of the oscillator output signal.
- 23. An apparatus comprising:
an inner loop circuit including a controllable oscillator supplying an inner loop output signal; an outer loop circuit; means for selectably coupling the outer loop circuit to control the oscillator output signal; and means for controlling the inner loop circuit by supplying a control value from the outer loop circuit to control a divide ratio of a feedback divider of the inner loop circuit, while the outer loop is coupled to control the inner loop circuit, to cause the inner loop to generate the inner loop output signal, at least in part, according to a reference clock signal supplied to the outer loop circuit.
- 24. The apparatus as recited in claim 23 comprising:
means for controlling the inner loop while the outer loop is not coupled to control the inner loop.
- 25. The apparatus as recited in claim 24 wherein the means for controlling is responsive to a voltage on a voltage control input terminal to control the output of the inner loop.
- 26. The apparatus as recited in claim 24 wherein the means for controlling is responsive to a stored control value.
- 27. The apparatus as recited in claim 26 wherein the means for controlling is responsive to compensation based on a detected temperature.
- 28. An apparatus comprising:
a fractional N inner loop circuit including,
an input for receiving a timing reference signal; a feedback divider circuit; and a controllable oscillator circuit; an outer loop circuit coupled to compare a feedback signal coupled to an output of the oscillator circuit and a reference signal coupled to an input of the outer loop circuit, and to generate an error signal indicative of the comparison; and wherein the outer loop is coupled to supply a divider control signal to control a divide ratio of the feedback divider circuit, the divider control signal being determined at least in part according to the error signal generated by the outer loop circuit.
- 29. The apparatus as recited in claim 28 wherein a desired output frequency is specified as a multiple of the reference clock signal.
- 30. The apparatus as recited in claim 28 further comprising a divider circuit coupled to the input of the outer loop circuit and coupled to supply the reference signal for comparison.
- 31. The apparatus as recited in claim 28 further comprising one of a crystal oscillator and a surface acoustic wave (SAW) resonator supplying the timing reference signal.
- 32. The apparatus as recited in claim 28 wherein the inner and outer loops of the apparatus are phase-locked loops, each including a digital loop filter.
- 33. The apparatus as recited in claim 28 wherein the outer loop circuit is a low bandwidth phase locked loop and the inner loop circuit has a substantially higher bandwidth than the outer loop circuit.
- 34. The apparatus as recited in claim 28 wherein the outer loop bandwidth is less than or equal to approximately 1 KHz.
- 35. The apparatus as recited in claim 34 wherein the inner loop bandwidth is between approximately 10 KHz and 10 MHz.
- 36. The apparatus as recited in claim 28 wherein the apparatus is an integrated circuit.
- 37. The apparatus as recited in claim 28 wherein the reference signal and the timing reference signal are coupled to a common source.
- 38. A method comprising:
receiving a first reference signal as an input to a fractional-N phase-locked loop circuit (PLL); generating an error signal in a second phase-locked loop indicative of a difference between a feedback signal coupled to an output of the fractional-N PLL and a second reference signal coupled to an input of the second phase-locked loop; and supplying a control signal, based at least in part on the error signal, to control a divider circuit in a feedback path of the inner loop circuit.
- 39. The method as recited in claim 38 wherein the control signal supplied is a digital signal.
- 40. The method as recited in claim 38 further comprising controlling the inner loop output signal to be a desired multiple of the reference clock signal through programmable divider values.
- 41. The method as recited in claim 38 further comprising supplying the timing reference signal from one of a crystal oscillator and a surface acoustic wave (SAW) device.
- 42. The method as recited in claim 38 wherein the inner loop circuit and outer loop circuits are phase-locked loops and the outer loop is a low bandwidth phase-locked loop and the inner loop is a phase-locked loop having a substantially higher bandwidth than the low bandwidth of the outer loop.
- 43. An integrated circuit comprising:
a first phase-locked loop (PLL) circuit including an input for receiving a timing reference signal, a controllable oscillator circuit supplying an oscillator output signal, and a feedback divider circuit; and a second control loop circuit coupled to supply a control value to the feedback divider circuit to thereby control the oscillator output signal.
- 44. The integrated circuit as recited in claim 1 wherein the control value supplied is a digital control value.
- 45. The integrated circuit as recited in claim 1 wherein the control value is determined at least in part according to a detected difference between a feedback signal coupled to an output of the oscillator circuit and a reference signal coupled to an input of the second control loop circuit.
- 46. The integrated circuit as recited in claim 1 wherein the feedback divider circuit is a multi-modulus feedback divider circuit.
- 47. The integrated circuit as recited in claim 1 wherein the second control loop circuit is a phase-locked loop and includes a digital loop filter.
- 48. A method comprising:
supplying a control value from a first control loop circuit to control a digitally controlled oscillator, the control value being determined according to a comparison in the first control loop of a reference signal and a feedback signal coupled to an output of the digitally controlled oscillator.
- 49. The method as recited in claim 48 further comprising controlling a divide ratio in the digitally controlled oscillator according to the control value.
- 50. An apparatus comprising:
an inner loop circuit including a controllable oscillator supplying an inner loop output signal; an outer loop circuit; and means for controlling the inner loop circuit by supplying a control value from the outer loop circuit to control a divide ratio of a feedback divider of the inner loop circuit, to cause the inner loop to generate the inner loop output signal according to, at least in part, a reference clock signal received by the outer loop circuit.
- 51. The apparatus as recited in claim 26 wherein the means for controlling is responsive to an error signal indicative of a difference between a reference signal corresponding to the reference clock signal and a feedback signal coupled to the controllable oscillator.
- 52. An apparatus comprising:
a first phase-locked loop (PLL) circuit including an input for receiving a timing reference signal, a controllable oscillator circuit, and feedback divider circuit; and a second control loop circuit coupled to supply a control value to the feedback divider circuit to thereby control the oscillator output signal.
- 53. The apparatus as recited in claim 52 wherein the control value supplied is a digital control value.
- 54. The apparatus as recited in claim 52 wherein the apparatus is an integrated circuit.
- 55. The apparatus as recited in claim 52 wherein, the control value is determined according to a detected difference between a feedback signal coupled to the oscillator circuit and a reference signal.
- 56. The apparatus as recited in claim 52 wherein the feedback divider circuit is a multi-modulus feedback divider circuit.
Parent Case Info
[0001] This application is a continuation-in-part of application Ser. No. 10/675,543, entitled “CALIBRATION OF OSCILLATOR DEVICES”, filed Sep. 30, 2003, naming Jerrell Hein and Axel Thomsen as inventors, which claimed benefit under 35 U.S.C. § 119(e) of application 60/467,813, filed May 2, 2003; and this application claims benefit under 35 U.S.C. 119(e) of application 60/567,479, entitled “METHOD AND APPARATUS FOR A PROGRAMMABLE CLOCK SOURCE GENERATING A WIDE RANGE OF OUTPUT FREQUENCIES”, filed May 3, 2004, naming Axel Thomsen, Yunteng Huang, Jerrell P. Hein as inventors, which applications are incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60467813 |
May 2003 |
US |
|
60567479 |
May 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
10675543 |
Sep 2003 |
US |
| Child |
10878218 |
Jun 2004 |
US |