The present invention relates to a dual-loop low dropout regulator (LDO); particularly, it relates to such dual-loop LDO having capacity to swiftly respond to an alternation of a load current, thus shortening a transient response time prior to a time point where an output voltage reaches a target voltage level. The present invention also relates to a stability compensation circuit as well as a control method of such dual-loop LDO.
Please refer to
For a commonplace prior art high power LDO, such as the LDO 100 shown in
For the sake of preserving the stability of the prior art LDO 100, if the third pole P3 (i.e., a major pole) must carry a relatively much greater time constant (as compared to the first pole P1 and the second pole P2), it is required for the IC chip where the foregoing gain stage 112 is disposed therein to provide a relatively much huger area for accommodating a gain capacitor Cgn, so that a scenario where the third pole P3 will have capacity to carry a relatively much greater time constant can be accomplished. The prior art LDO 100 shown in
In view of the above, to overcome the defects in the prior art shown in
As compared to the prior arts shown in
From one perspective, the present invention provides a dual-loop low dropout regulator, which is configured to operably convert an input voltage to an output voltage at an output end according to a reference voltage and regulate the thus converted output voltage at a target voltage level, wherein the output end has a first pole; the dual-loop low dropout regulator comprising: an output power switch including: a control end, wherein the control end receives a control voltage to operate the output power switch, so as to generate the output voltage, and wherein the control end has a second pole; an outer loop circuit including: an outer feedback circuit, which is configured to operably generate an outer feedback voltage based upon the output voltage; and a major gain stage, which is configured to operably amplify a difference between the reference voltage and the outer feedback voltage, so as to generate a major gain voltage and hence regulating the output voltage at the target voltage level; wherein the major gain stage has an outer loop capacitor, which is configured to operably provide a third pole; and an inner loop circuit coupled between the major gain stage and the control end, wherein the inner loop circuit includes: an inner feedback circuit, which is configured to operably generate an inner feedback voltage in accordance with the control voltage; and a swift gain stage, which is configured to operably amplify a difference between the major gain voltage and the inner feedback voltage, so as to generate the control voltage at the control end; wherein a third pole frequency of the third pole is lower than a first pole frequency of the first pole and is lower than a second pole frequency of the second pole to an extent where the dual-loop low dropout regulator approximates a stable state during a normal operation mode and to an extent where a phase margin of the dual-loop low dropout regulator is greater than a preset angle and a bandwidth of the dual-loop low dropout regulator is greater than a preset frequency.
From another perspective, the present invention provides a stability compensation circuit of a dual-loop low dropout regulator, which is configured to operably control an output power switch of the dual-loop low dropout regulator, wherein the dual-loop low dropout regulator is configured to operably convert an input voltage to an output voltage at an output end according to a reference voltage and to regulate the thus converted output voltage at a target voltage level, wherein the output end has a first pole; wherein the output power switch includes: a control end, wherein the control end receives a control voltage to operate the output power switch, so as to generate the output voltage, and wherein the control end has a second pole; the stability compensation circuit comprising: an outer loop circuit including: an outer feedback circuit, which is configured to operably generate an outer feedback voltage based upon the output voltage; and a major gain stage, which is configured to operably amplify a difference between the reference voltage and the outer feedback voltage, so as to generate a major gain voltage and hence regulating the output voltage at the target voltage level; wherein the major gain stage has an outer loop capacitor, which is configured to operably provide a third pole; and an inner loop circuit coupled between the major gain stage and the control end, wherein the inner loop circuit includes: an inner feedback circuit, which is configured to operably generate an inner feedback voltage in accordance with the control voltage; and a swift gain stage, which is configured to operably amplify a difference between the major gain voltage and the inner feedback voltage, so as to generate the control voltage at the control end; wherein a third pole frequency of the third pole is lower than a first pole frequency of the first pole and is lower than a second pole frequency of the second pole to an extent where the dual-loop low dropout regulator approximates a stable state during a normal operation mode and to an extent where a phase margin of the dual-loop low dropout regulator is greater than a preset angle and a bandwidth of the dual-loop low dropout regulator is greater than a preset frequency.
From yet another perspective, the present invention provides a control method of a dual-loop low dropout regulator for controlling an output power switch of the dual-loop low dropout regulator to convert an input voltage to an output voltage at an output end according to a reference voltage and to regulate the thus converted output voltage at a target voltage level, wherein the output end has a first pole; wherein the output power switch includes: a control end, wherein the control end receives a control voltage to operate the output power switch, so as to generate the output voltage, and wherein the control end has a second pole; the control method circuit comprising following steps: providing an outer loop circuit, wherein an outer loop circuit control method of the outer loop circuit includes following steps: generating an outer feedback voltage based upon the output voltage; amplifying a difference between the reference voltage and the outer feedback voltage, so as to generate a major gain voltage and hence regulating the output voltage at the target voltage level; and providing a third pole the major gain stage has an outer loop capacitor; and providing an inner loop circuit, wherein an inner loop circuit control method of the inner loop circuit includes following steps: generating an inner feedback voltage in accordance with the control voltage; and amplifying a difference between the major gain voltage and the inner feedback voltage, so as to generate the control voltage at the control end; wherein a third pole frequency of the third pole is lower than a first pole frequency of the first pole and is lower than a second pole frequency of the second pole to an extent where the dual-loop low dropout regulator approximates a stable state during a normal operation mode and to an extent where a phase margin of the dual-loop low dropout regulator is greater than a preset angle and a bandwidth of the dual-loop low dropout regulator is greater than a preset frequency.
In one embodiment, the output power switch includes: a bipolar junction transistor (BJT), an insulated gate bipolar transistor (IGBT) or a lateral diffused MOSFET (LDMOS).
In one embodiment, the output power switch constitutes a source follower or an emitter follower.
In one embodiment, the outer loop circuit as well as the inner loop circuit together constitutes a stability compensation circuit, and wherein the major gain stage, the outer loop capacitor and the swift gain stage are all entirely packaged into an integrated circuit (IC) chip.
In one embodiment, the outer loop capacitor includes: a switched capacitor.
In one embodiment, a gain of the major gain stage is greater than a gain of the swift gain stage.
In one embodiment, the swift gain stage includes: a swift amplifier, which is configured to operably amplify the difference between the major gain voltage and the inner feedback voltage, thus generating a swift amplification voltage; a swift power switch, which is configured to be operably operated via the swift amplification voltage, to generate a swift conductance signal; and a driving power switch, which is configured to operably receive the swift conductance signal, thereby generating the control voltage.
In one embodiment, the outer loop circuit further includes: a major amplifier, which is configured to operably amplify the difference between the reference voltage and the outer feedback voltage, so as to generate a major amplification voltage; a major power switch, which is configured to be operably operated via a filtered voltage, to generate a major conductance signal, wherein the filtered voltage is generated by executing an operation of filtering on the major amplification voltage via the outer loop capacitor; and a conversion circuit, which is configured to operably convert the major conductance signal to the major gain voltage.
In one embodiment, the conversion circuit includes: a current mirror circuit; and the major conductance signal includes: a major conductance current; wherein the current mirror circuit is configured to operably mirror the major conductance current, so that the major conductance current flows through a conversion resistor, thus generating the major gain voltage.
The objectives, technical details, features, and effects of the present invention will be better understood with regard to the detailed description of the embodiments below, with reference to the attached drawings.
The drawings as referred to throughout the description of the present invention are for illustration only, to show the interrelations between the circuits and the signal waveforms, but not drawn according to actual scale of circuit sizes and signal amplitudes and frequencies.
The output power switch Qout includes: a control end Nctl, wherein the control end Nctl receives a control voltage Vctl to operate the output power switch Qout, so as to generate the output voltage Vout. The control end Nctl has a second pole P2, wherein the second pole P2 is predominantly generated by a base-to-ground parasitic capacitor of the output power switch Qout and an output resistor at the control end Nctl, wherein the base-to-ground parasitic capacitor of the output power switch Qout is illustrated as a dashdotted symbol of a capacitor shown in
The outer feedback circuit 311 is configured to operably generate an outer feedback voltage Vfo based upon the output voltage Vout. The major gain stage 312 is configured to operably amplify a difference between the reference voltage Vref and the outer feedback voltage Vfo, so as to generate a major gain voltage Vdg and hence regulating the output voltage Vout at the target voltage level Vtgt.The major gain stage 312 has an outer loop capacitor Col, wherein the outer loop capacitor Col is configured to operably provide a third pole P3.
The inner loop circuit 320 includes: an inner feedback circuit 321 and a swift gain stage 322. The inner feedback circuit 321 is configured to operably generate an inner feedback voltage Vfi in accordance with the control voltage Vctl. The swift gain stage is configured to operably amplify a difference between the major gain voltage Vdg and the inner feedback voltage Vfi, so as to generate the control voltage Vctl at the control end Nctl.
A third pole frequency fr3 of the third pole P3 is lower than a first pole frequency fr1 of the first pole P1 and is lower than a second pole frequency fr2 of the second pole P2 to an extent where the dual-loop LDO 300 approximates a stable state (i.e., the dual-loop LDO 300 stably operates in a negative feedback control mechanism) during a normal operation mode and to an extent where a phase margin of the dual-loop LDO 300 is greater than a preset angle and a bandwidth of the dual-loop LDO 300 is greater than a preset frequency. In one embodiment, the preset angle is for example but not limited to 45 degrees. That is, phase margin of the dual-loop LDO 300 is greater than 45 degrees. Additionally, during a case where the load current
Iload switches its level, the inner loop circuit 320 adaptively executes swift response, thus shortening a transient response time. Note that, in this embodiment, as one of average skill in the art will further appreciate, the term “transient response time”, as may be used herein, refers to: an interval prior to a duration ranging from a time point where an abrupt level variation of the output voltage Vout in a situation that the load current Iload switches its level to a time point where a level of the output voltage Vout returns to a constant target voltage level Vtgt.
In one embodiment, the output power switch Qout includes: a bipolar junction transistor (BJT), an insulated gate bipolar transistor (IGBT) or a lateral diffused MOSFET (LDMOS). In one embodiment, the output power switch Qout constitutes a source follower or an emitter follower.
In one embodiment, the outer loop circuit 310 as well as the inner loop circuit 320 together constitutes a stability compensation circuit 301. The major gain stage 312, the outer loop capacitor Col and the swift gain stage 322 are all entirely packaged into an integrated circuit (IC) chip. In one embodiment, the outer loop capacitor includes: a switched capacitor. The switched capacitor includes, for example, one or several switches and one or several switchable capacitors. As a result, in this configuration, a capacitance of the outer loop capacitor Col can be augmented through conducting an operation of switching of the switches, so that the outer loop capacitor Col having a relatively greater capacitance and a relatively smaller size can be carried out inside the IC chip
In one embodiment, a gain of the major gain stage 312 is greater than a gain of the swift gain stage 322. The purpose for implementing the major gain stage 312 as having a relatively greater gain lies in that: in a scenario where the load current Iload of the load circuit 10 has different levels, a conversion efficiency of regulating the output voltage Vout will be maintained.
It is worthwhile noting that: in this embodiment shown in
As shown in
The present invention has been described in considerable detail with reference to certain preferred embodiments thereof. It should be understood that the description is for illustrative purpose, not for limiting the broadest scope of the present invention. An embodiment or a claim of the present invention does not need to achieve all the objectives or advantages of the present invention. The title and abstract are provided for assisting searches but not for limiting the scope of the present invention. Those skilled in this art can readily conceive variations and modifications within the spirit of the present invention. For example, to perform an action “according to” a certain signal as described in the context of the present invention is not limited to performing an action strictly according to the signal itself, but can be performing an action according to a converted form or a scaled-up or down form of the signal, i.e., the signal can be processed by a voltage-to-current conversion, a current-to-voltage conversion, and/or a ratio conversion, etc. before an action is performed. It is not limited for each of the embodiments described hereinbefore to be used alone; under the spirit of the present invention, two or more of the embodiments described hereinbefore can be used in combination. For example, two or more of the embodiments can be used together, or, a part of one embodiment can be used to replace a corresponding part of another embodiment. In view of the foregoing, the spirit of the present invention should cover all such and other modifications and variations, which should be interpreted to fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
202310430819.0 | Apr 2023 | CN | national |
The present invention claims priority to the US provisional patent application Ser. No. 63/476634, filed on Dec. 21, 2022 and claims priority to the CN patent application Ser. No. 202310430819.0, filed on Apr. 20, 2023, all of which foregoing mentioned provisional and nonprovisional patent applications are incorporated herein in their entirety by their reference.
Number | Date | Country | |
---|---|---|---|
63476634 | Dec 2022 | US |