Claims
- 1. A dual channel CMOS device comprising:
- an IC chip having a first and second defined gates;
- a first layer abutting the first gate;
- a protective layer overlying the first layer;
- a second layer overlying the protective layer and abutting the second defined gate.
- 2. The device of claim 1, wherein the first layer is a doped glass and the second layer is an oppositely doped glass.
- 3. The device of claim 1, wherein the first layer is selected from the group consisting of phosphosilicate glass and arsenic silicate glass.
- 4. The device of claim 1, wherein the first layer is borosilicate glass.
- 5. The device of claim 1, wherein the first layer is spun on glass.
- 6. The device of claim 1, wherein the second layer is selected from the group consisting of phosphosilicate glass and arsenic silicate glass.
- 7. The device of claim 1, wherein the second layer is borosilicate glass.
- 8. The device of claim 1, wherein the second layer is spun on glass.
- 9. The device of claim 1, wherein the protective layer is nitride.
- 10. The device of claim 1, wherein the first and second defined gates each have a pair of opposing sidewalls and wherein the first, protective, and second layers overlie only the opposing sidewalls of the first defined gate and the second layer overlies only the opposing sidewalls of the second defined gate.
- 11. A dual channel CMOS device comprising:
- an IC chip including an n-well, a p-well and defined gates for the respective wells;
- a first layer abutting one of the defined gates;
- a protective layer overlying the first layer; and
- a second layer overlying the protective layer and directly contacting a surface of another defined gate.
- 12. The device of claim 11, wherein the second layer overlies both of the defined gates.
- 13. The device of claim 11, wherein first layer is doped spun on glass and the second layer is an oppositely doped spun on glass.
- 14. The device of claim 11, wherein the protective layer is nitride.
- 15. The device of claim 11, wherein the defined gates include a gate oxide and a gate electrode.
- 16. The device of claim 11, wherein the defined gates each include a pair of opposing sidewalls and the first, protective and second layers overlie only the opposing sidewalls of the first defined gate and the second layer overlies only the opposing sidewalls of the second defined gate.
Parent Case Info
The present patent application is a continuation-in-part of copending U.S. patent application Ser. No.: 08/963,996, filed Nov. 4, 1997, and entitled Dual Work Function CMOS Device and Method For Producing the Same, now abandoned which is a divisional patent application Ser. No. 08/705,579 filed Aug. 29, 1996, now of U.S. Pat. No. 5,770,490, issued Jun. 23, 1998, and entitled Dual Work Function CMOS Device and Method For Producing the Same.
US Referenced Citations (13)
Foreign Referenced Citations (6)
| Number |
Date |
Country |
| 58-197072 |
Nov 1983 |
JPX |
| 60-197072 |
Oct 1985 |
JPX |
| 63-104325 |
May 1988 |
JPX |
| 2-188914 |
Jul 1990 |
JPX |
| 2-188913 |
Jul 1990 |
JPX |
| 4-92416 |
Mar 1992 |
JPX |
Non-Patent Literature Citations (4)
| Entry |
| IBM Technical Disclosure Bulletin.backslash.vol. 31 No. 7.backslash.Dec. 1988.backslash.Dual Work Function Doping. |
| IBM Technical Disclosure Bulletin.backslash.vo. 26 No. 10A.backslash.Mar. 1984.backslash.Oxidizable P-Channel Gate Electrode. |
| Dialog 1996 Derwent Info, Ltd..backslash.Mar. 1996.backslash.p. 2.backslash.JP 6283725. |
| BU889-0198.backslash.Low Reistivity Stack for Dual Doped Polysilicon Gate Electrode.backslash.Jun. 1991. No. 326.backslash.Kenneth Mason Publications Ltd., England. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
705579 |
Aug 1996 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
963996 |
Nov 1997 |
|